Features: · 80C51 ports P0, P1, P2 and P3 available for interfacing o display, keyboard, I2C-bus, interrupt sources and/or xternal memory. Integrated 64 kbyte ROM, 3 kbytes of ata memory and 1 kbyte SDR-RAM. External program emory is addressable up to 128 kbytes· +2.7 to +5 V port (P0 to P3) inter...
PCD5093: Features: · 80C51 ports P0, P1, P2 and P3 available for interfacing o display, keyboard, I2C-bus, interrupt sources and/or xternal memory. Integrated 64 kbyte ROM, 3 kbytes of ata memory and 1 kbyte...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
· 80C51 ports P0, P1, P2 and P3 available for interfacing o display, keyboard, I2C-bus, interrupt sources and/or xternal memory. Integrated 64 kbyte ROM, 3 kbytes of ata memory and 1 kbyte SDR-RAM. External program emory is addressable up to 128 kbytes
· +2.7 to +5 V port (P0 to P3) interface
· TDMA frame (de)multiplexing. Transmission or eception can be programmed for any slot
· Ciphering, scrambling, CRC checking/generation and rotected B-fields
· Speech and data buffering space for six handsets
· Local call and B-field loop-back
· Two interrupt lines for BML and DSP to interrupt 80C51
· On-chip, three-channel time-multiplexed 8-bit nalog-to-Digital Converter (ADC) for RSSI easurement, one for battery voltage measurement nd one channel available for other purposes
· On-chip 8-bit Digital-to-Analog Converter (DAC) for lectronic potentiometer function
· Phase error measurement and phase error correction by ardware
· DACs and ADCs for dynamic earpiece and dynamic or lectret microphone
· On-chip reference voltage
· On-chip supply for electret microphone
· Very low ohmic buzzer output
· Serial interface to external ADPCM CODEC (PCD5032) r 8 kHz u-law samples
· Speech switch for Digital Telephone Answering achine (DTAM) connected to SPI interface
· IOM-2 interface (Siemens registered trademark)
· Serial interface to synthesizer for frequency rogramming
· Programmable polarity and timing of radio-control ignals
· GMSK pulse shaper
· Easy interfacing with radio circuits, operating at other upply voltages (RF supply pin with level shifter for RF ignals)
· On-chip comparator for use as data-slicer
· Low power oscillator with integrated frequency djustment
· QFP100 package
· Power-on-reset
· Low supply voltage (2.7 to 3.6 V)
· CMOS technology.
The PCD5093 is designed as GAP-compliant basestation hip for ISDN or n lines (PCD5096) business systems. PCD5093 as an embedded 80C51 microcontroller with twice the erformance of the classic architecture, 64 kbytes of ROM program memory and 3 kbytes of data memory on hip. In addition there is 1 kbyte of on-chip data memory hat is shared with on-chip Burst Mode Logic (BML) and SP, the System Data RAM (SDR).