Features: GENERAL• Serial Peripheral Interface (SPI) compatible -- Mode 0 and Mode 3• 2,097,152 x 1 bit structure• 64 Equal Sectors with 4K byte each- Any Sector can be erased individually• 4 Equal Blocks with 64K byte each- Any Block can be erased individually• Singl...
MX25L2005: Features: GENERAL• Serial Peripheral Interface (SPI) compatible -- Mode 0 and Mode 3• 2,097,152 x 1 bit structure• 64 Equal Sectors with 4K byte each- Any Sector can be erased indi...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $2.39 - 2.39 / Piece
Automotive Connectors IN VEH COAXIAL CONN 6.7MM CONT SPACING
RATING VALUE
Ambient Operating Temperature -40 to 85 for
Industrial grade
0 to 70 for
Commercial grade
Storage Temperature -55 to 125
Applied Input Voltage -0.5V to 4.6V
Applied Output Voltage -0.5V to 4.6V
VCC to Ground Potential -0.5V to 4.6V
NOTICE:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is stress rating only and functional operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended period may affect reliability.
2. Specifications contained within the following tables are subject to change.
3. During voltage transitions, all pins may overshoot to 4.6V or -0.5V for period up to 20ns.
4. All input and output pins may overshoot to VCC+0.5V while VCC+0.5V is smaller than or equal to 4.6V.
The MX25L2005 is a CMOS 2,097,152 bit serial Flash memory, which is configured as 262,144 x 8 internally. The MX25L2005 feature a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus. The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). SPI access to the device is enabled by CS# input.
The MX25L2005 provide sequential read operation on whole chip.
After program/erase command is issued, auto program/ erase algorithms which program/ erase and verify the specified page or sector/block locations will be executed. Program command is executed on page (256 bytes) basis, and erase command is executes on chip or sector(4K-bytes) or block(64K-bytes).
To provide user with ease of interface, a status register is included to indicate the status of the chip. The status read command can be issued to detect completion status of a program or erase operation via WIP bit.
When the MX25L2005 is not in operation and CS# is high, it is put in standby mode and draws less than 10uA DC current.
The MX25L2005 utilize MXIC's proprietary memory cell, which reliably stores memory contents even after 100,000 program and erase cycles.