Features: • AAL1 Segmentation and Reassembly device compatible with Structured Data Transfer (SDT) as per ANSI T1.630 and ITU I.363 standards• Transports 64kbps and N x 64kbps traffic over ATM AAL1 cells (also over AAL5 or AAL0)• Simultaneous processing of up to 1024 bidirectiona...
MT90500AL: Features: • AAL1 Segmentation and Reassembly device compatible with Structured Data Transfer (SDT) as per ANSI T1.630 and ITU I.363 standards• Transports 64kbps and N x 64kbps traffic ov...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
• AAL1 Segmentation and Reassembly device compatible with Structured Data Transfer (SDT) as per ANSI T1.630 and ITU I.363 standards
• Transports 64kbps and N x 64kbps traffic over ATM AAL1 cells (also over AAL5 or AAL0)
• Simultaneous processing of up to 1024 bidirectional Virtual Circuits
• Flexible aggregation capabilities (Nx64) to allow any combination of 64 kbps channels while maintaining frame integrity (DS0 grooming)
• Support for clock recovery - Adaptive Clock Recovery, Synchronous Residual Time Stamp (SRTS), or external
• Primary UTOPIA port (Level 1, 25 MHz) for connection to external PHY devices with data throughput of up to 155 Mbps
• Secondary UTOPIA port for connection to an external AAL5 SAR processor, or for chaining multiple MT90500 devices
• 16-bit microprocessor port, configurable to Motorola or Intel timing
• TDM bus provides 16 bidirectional serial TDM streams at 2.048, 4.096, or 8.192 Mbps for up to 2048 TDM 64 kbps channels
• Compatible with ST-BUS, MVIP, H-MVIP and SCSA interfaces
• Supports master and slave TDM bus clock operation
• Loopback function at TDM bus interface
• Local TDM bus provides clocks, input pin and output pin for 2.048 Mbps operation
• Master clock rate up to 60 MHz
• Dual rails (3.3V for power minimization, 5V for standard I/O)
• IEEE1149 (JTAG) interface
Parameter | Symbol | Min | Max | Units | |
1 | Supply Voltage - 5 Volt Rail | VDD5 | - 0.3 | 6.5 | V |
2 | Supply Voltage - 3.3 Volt Rail | VDD3 | - 0.3 | 3.9 | V |
3 | Voltage on any I/O pin (except TRISTATE) | VI/O | VSS - 0.5 | VDD5 + 0.3 | V |
4 | Voltage on TRISTATE pin | VI/O3 | VSS - 0.5 | VDD3 + 0.3 | V |
5 | Continuous current at digital inputs | IIN | ±10 | mA | |
6 | Continuous current at digital outputs | IO | ± 24 | mA | |
7 | Storage Temperature | TS | - 40 | + 125 | |
8 | Package power dissipation (PQFP) | PD | 4 | W |
The MT90500AL Multi-Channel AAL1 SAR is a highly integrated solution which allows systems based on a telecom bus to be interfaced to ATM networks using ATM Adaptation Layer 1 (AAL1), ATM Adaptation Layer 5 (AAL5) and ATM Adaptation Layer 0 (AAL0). The MT90500AL can be connected directly to a ST-BUS time division multiplexed (TDM) backplane containing up to 1024 full duplex 64kbps channels. Up to 1024 bi-directional ATM VC connections can be simultaneously processed by the MT90500 AAL1 SAR device.
On the synchronous TDM bus side, the MT90500AL device interfaces with sixteen bidirectional ST-BUS serial links operating at 2.048, 4.096 or 8.192 Mbps. TDM bus compatibility with MVIP-90, H-MVIP, and SCSA interfaces is also provided.
On the ATM interface side, the MT90500AL device meets the ATM Forum standard UTOPIA Bus Level 1. This supports connection to a range of standard physical layer (PHY) transceivers.
The MT90500AL provides a built-in UTOPIA multiplexer which allows external ATM cells to be multiplexed with internally-generated cells in the transmit direction. This feature can be used to connect another MT90500 (to expand the TDM bandwidth of the system to 4096 TDM channels), or to connect an external AAL5 SAR (to multiplex non-CBR ATM cell traffic with the MT90500 CBR stream).