Features: • Fully Integrated PLL• Intelligent Dynamic Clock Switch• LVPECL Clock Outputs• LVCMOS Control I/O• 3.3V Operation• 32Lead LQFP Packaging• SiGe technology supports near-zero output skewPinoutSpecifications Symbol Characteristics Min Max ...
MPC9892: Features: • Fully Integrated PLL• Intelligent Dynamic Clock Switch• LVPECL Clock Outputs• LVCMOS Control I/O• 3.3V Operation• 32Lead LQFP Packaging• SiGe te...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol | Characteristics | Min | Max | Unit | Condition |
VDD | Supply Voltage | -0.3 | 3.9 | V | |
VIN | DC Input Voltage | -0.3 | VCC+0.3 | V | |
VOUT | DC Output Voltage | -0.3 | VCC+0.3 | V | |
IIN | DC Input Current | ±20 | mA | ||
IOUT | DC Output Current | ±50 | mA | ||
TS | Storage Temperature | -65 | 125 |
a. Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied.
The MPC9892 Intelligent Dynamic Clock Switch (IDCS) circuit continuously monitors both input CLK signals. Upon detection of a failure (CLK stuck HIGH or LOW for at least 1 period), the INP_BAD for that CLK will be latched (H). If that CLK is the primary clock, the IDCS will switch to the good secondary clock and phase/frequency alignment will occur with minimal output phase disturbance. The MPC9892 phase bump caused by a failed clock is eliminated. (See Application Information section).