Features: • 12 LVCMOS compatible clock outputs• Selectable LVCMOS and differential LVPECL compatible clock inputs• Maximum clock frequency of 350 MHz• Maximum clock skew of 150 ps• Synchronous output stop in logic low state eliminates output runt pulses• High-im...
MPC9448: Features: • 12 LVCMOS compatible clock outputs• Selectable LVCMOS and differential LVPECL compatible clock inputs• Maximum clock frequency of 350 MHz• Maximum clock skew of 1...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol | Characteristics | Min | Max | Unit |
VCC | Supply Voltage | -0.3 | 3.9 | V |
VIN | DC Input Voltage | -0.3 | VCC + 0.3 | V |
VOUT | DC Output Voltage | -0.3 | VCC + 0.3 | V |
IIN | DC Input Current | ±20 | mA | |
IOUT | DC Output Current | ±50 | mA | |
TStor | Storage Temperature | -65 | 125 | °C |
The MPC9448 is specifically designed to distribute LVCMOS compatible clock signals up to a frequency of 350 MHz. Each output provides a precise copy of the input signal with a near zero skew. The outputs buffers of MPC9448 support driving of 50 terminated transmission lines on the incident edge: each output is capable of driving either one parallel terminated or two series terminated transmission lines.
Two selectable, independent clock inputs are available, providing support of LVCMOS and differential LVPECL clock distribution systems. The MPC9448 CLK_STOP control is synchronous to the falling edge of the input clock. MPC9448 allows the start and stop of the output clock signal only in a logic low state, thus eliminating potential output runt pulses. Applying the OE control will force the outputs into high-impedance mode.
All inputs have an internal pull-up or pull-down resistor preventing unused and open inputs from floating. The MPC9448 supports a 2.5V or 3.3V power supply and an ambient temperature range of -40°C to +85°C. The MPC9448 is pin and function compatible but performance-enhanced to the MPC948.