PinoutSpecifications Symbol Parameter Min Max Unit VCC Supply Voltage -0.3 4.6 V VI Input Voltage -0.3 VDD + 0.3 V IIN Input Current ±20 mA TStor Storage Temperature Range -40 125 * Absolute maximum continuous ratings are those values beyond which damage to ...
MPC930: PinoutSpecifications Symbol Parameter Min Max Unit VCC Supply Voltage -0.3 4.6 V VI Input Voltage -0.3 VDD + 0.3 V IIN Input Current ±20 mA TStor Storage Temperatu...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol | Parameter | Min | Max | Unit | |
VCC | Supply Voltage | -0.3 | 4.6 | V | |
VI | Input Voltage | -0.3 | VDD + 0.3 | V | |
IIN | Input Current | ±20 | mA | ||
TStor | Storage Temperature Range | -40 | 125 |
* Absolute maximum continuous ratings are those values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolutemaximumrated conditions is not implied.
The MPC930/931 is a 3.3V compatible, PLL based clock driver device targeted for high performance clock applications. With output frequencies of up to 150MHz and output skews of 300ps the MPC930/931 is ideal for the most demanding clock distribution designs. The device employs a fully differential PLL design to minimize cycle to cycle and long term jitter.
This parameter is of significant importance when the clock driver is providing the reference clock for PLL's on board todays microprocessors and ASiC's. The MPC930/931 offers 6 low skew outputs, and a choice between internal or external feedback. The feedback option adds to the flexibility of the MPC930/931, providing numerous input to output frequency relationships.
• OnBoard Crystal Oscillator (MPC930)
• Differential LVPECL Reference Input (MPC931)
• Fully Integrated PLL
• Output Shut Down Mode
• Output Frequency up to 150MHz
• Compatible with PowerPC] and Intel Microprocessors
• 32Lead TQFP Packaging
• Power Down Mode
• ±100ps Typical CycletoCycle Jitter The MPC930 and MPC931 are very similar in basic functionality, but there are some minor differences. The MPC931 has been optimized for use as a zero delay buffer. In addition to tighter specification limits on the phase offset of the device, a higher speed VCO has been used on the MPC931. The MPC930, on the other hand, is more optimized for use as a clock generator. When choosing between the 930 and 931, pay special attention to the differences in the AC parameters of each device.
The MPC930/931 offers two power saving features for power conscious portable or "green" designs. The power down pin will seemlessly reduce all of the clock rates by one half so that the system will run at half the potential clock rate to extend battery life.
The POWER_DN pin is synchronized internally to the slowest output clock rate. MPC930/931 allow the transition in and out of the powerdown mode to be output glitch free. In addition, the shut down control pins will turn off various combinations of clock outputs while leaving a subset active to allow for total processor shut down while maintaining system monitors to "wake up" the system when signaled. During shut down, the PLL will remain locked, if internal feedback is used, so that wake up time will be minimized. The shut down and power down pins can be combined for the ultimate in power savings. The Shut_Dn pins are synchronized to the clock internal to the chip to eliminate the possibility of generating runt pulses.
The MPC930/931 devices offer a great deal of flexibility in what is used as the PLL reference. The MPC930 offers an
integrated crystal oscillator that allows for an inexpensive crystal to be used as the frequency reference. For more information on the crystal oscillator please refer to the applications section of this data sheet. In those applications where the MPC930/931 will be used to regenerate clocks from an existing source or as a zero delay buffer, alternative reference clock inputs are provided. Both devices offer an LVCMOS input that can be used as the PLL reference. In addition the MPC931 replaces the crystal oscillator inputs with a differential PECL reference clock input that allows the device to be used in mixed technology clock distribution trees.
An internal feedback divide by 8 of the VCO frequency is compared with the input reference provided by the onboard crystal oscillator when the internal feedback is selected. The onboard crystal oscillator requires no external components other than a series resonant crystal (see Applications Information section for more on crystals). The internal VCO is running at 8x the input reference clock. The outputs of MPC930/931 can be configured to run at 4x, 2x, 1.25x or 0.66x the input reference frequency. If the external feedback is selected, one of the MPC931's outputs must be connected to the Ext_FB pin. Using the external feedback, numerous input/output frequency relationships can be developed.
The MPC930/931 is fully 3.3V compatible and requires no external loop filter components. All control inputs accept LVCMOS or LVTTL compatible levels while the outputs provide LVCMOS levels with the capability to drive terminated 50W transmission lines. For series terminated applications, each output can drive two 50W transmission lines, effectively increasing the fanout to 1:12. The MPC930/931 are packaged in a 32lead TQFP package to provide the optimum combination of board density and cost.