Delay Lines / Timing Elements 5V ECL Programmable
MC10E195FN: Delay Lines / Timing Elements 5V ECL Programmable
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $4.26 - 6.3 / Piece
Counter Shift Registers 5V ECL 8-Bit Binary Up Synchronous
Function : | Active Programmable Delay Line | Package / Case : | PLCC-28 |
Packaging : | Tube |
The MC10E/100E195 is a programmable delay chip (PDC) designed primarily for clock de-skewing and timing adjustment. It provides variable delay of a differential ECL input transition.
The MC10E/100E195 delay section consists of a chain of gates organized as shown in the logic symbol. The first two delay elements feature gates that have been modified to have delays 1.25 and 1.5 times the basic gate delay of approximately 80 ps. These two elements provide the E195 with a digitally-selectable resolution of approximately 20 ps. The required MC10E/100E195 delay is selected by the seven address inputs D[0:6], which are atched on chip by a high signal on the latch enable (LEN) control.
Because the delay programmability of the MC10E/100E195 is achieved by purely differential ECL gate delays the device will operate at frequencies of >1.0 GHz while maintaining over 600 mV of output swing.
The MC10E/100E195 thus offers very fine resolution, at very high frequencies, that is selectable entirely from a digital input allowing for very accurate system clock timing.
An eighth latched input, D7, MC10E/100E195 is provided for cascading multiple PDC's for increased programmable range. The cascade logic of MC10E/100E195 allows full control of multiple PDC's, at the expense of only a single added line to the data bus for each additional PDC, without the need for any external gating.