MC10E195

Features: ` 2.0ns Worst Case Delay Range` 20ps/Delay Step Resolution`>1.0GHz Bandwidth`On Chip Cascade Circuitry` Extended 100E VEE Range of 4.2 to 5.46V` 75K Input Pulldown ResistorsPinoutDescriptionThe MC10E/100E195 is a programmable delay chip (PDC) designed primarily for clock de-skewing an...

product image

MC10E195 Picture
SeekIC No. : 004414966 Detail

MC10E195: Features: ` 2.0ns Worst Case Delay Range` 20ps/Delay Step Resolution`>1.0GHz Bandwidth`On Chip Cascade Circuitry` Extended 100E VEE Range of 4.2 to 5.46V` 75K Input Pulldown ResistorsPinoutDescri...

floor Price/Ceiling Price

Part Number:
MC10E195
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/27

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

` 2.0ns Worst Case Delay Range
` 20ps/Delay Step Resolution
`>1.0GHz Bandwidth
`On Chip Cascade Circuitry
` Extended 100E VEE Range of 4.2 to 5.46V
` 75K  Input Pulldown Resistors



Pinout

  Connection Diagram


Description

The MC10E/100E195 is a programmable delay chip (PDC) designed primarily for clock de-skewing and timing adjustment. It provides variable delay of a differential ECL input transition.

The MC10E/100E195 delay section consists of a chain of gates organized as shown in the logic symbol. The first two delay elements feature gates that have been modified to have delays 1.25 and 1.5 times the basic gate delay of approximately 80 ps. These two elements provide the E195 with a digitally-selectable resolution of approximately 20 ps. The required MC10E/100E195 delay is selected by the seven address inputs D[0:6], which are atched on chip by a high signal on the latch enable (LEN) control.

Because the delay programmability of the MC10E/100E195 is achieved by purely differential ECL gate delays the device will operate at frequencies of >1.0 GHz while maintaining over 600 mV of output swing.

The MC10E/100E195 thus offers very fine resolution, at very high frequencies, that s selectable entirely from a digital input allowing for very accurate system clock timing.

An eighth latched input, D7, MC10E/100E195 is provided for cascading multiple PDC's for increased programmable range. The cascade logic allows full control of multiple PDC's, at the expense of only a single added line to the data bus for each additional PDC, without the need for any external gating.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Motors, Solenoids, Driver Boards/Modules
Audio Products
Isolators
Fans, Thermal Management
RF and RFID
Memory Cards, Modules
View more