Features: • 200ps ParttoPart Skew• 50ps OutputtoOutput Skew• Selectable 1x or 1/2x Frequency Outputs• Extended Power Supply Range of 3.0V to 5.25V (+3.0V to +5.25V)• 52Lead TQFP Packaging• ESD > 2000V• Moisture Sensitivity Level 2, For Additional Inform...
MC100LVE222: Features: • 200ps ParttoPart Skew• 50ps OutputtoOutput Skew• Selectable 1x or 1/2x Frequency Outputs• Extended Power Supply Range of 3.0V to 5.25V (+3.0V to +5.25V)• 52...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $4.26 - 6.3 / Piece
Counter Shift Registers 5V ECL 8-Bit Binary Up Synchronous
Symbol | Parameter | Value | Unit |
VEE | Power Supply (VCC = 0V) | 8.0 to 0 | VDC |
VI | Input Voltage (VCC = 0V) | 0 to 6.0 | VDC |
Iout | Output Current Continuous Surge |
50 100 |
mA |
TA | Operating Temperature Range | 40 to +85 | °C |
The MC100LVE222 is a low skew 1:15 differential ÷1/÷2 ECL fanout buffer designed with clock distribution in mind. The LVECL/LVPECL input signal pairs can be differential or used singleended (with VBB output reference bypassed and connected to the unused input of a pair). Either of two fully differential clock inputs may be selected. Each of the four output banks of 2, 3, 4, and 6 differential pairs may be independently configured to fanout 1X or 1/2X of the input frequency. The LVE222 specifically guarantees low output to output skew. Optimal design, layout, and processing minimize skew within a device and from lot to lot.
The fsel pins and CLK_Sel pin of MC100LVE222 are asynchronous control inputs. Any changes may cause indeterminate output states requiring a MR pulse to resynchronize any 1/2X outputs.
To ensure that the tight skew specification is realized, both sides of any differential output pair need to be terminated identically even if only one side is being used. When fewer than all fifteen pairs of MC100LVE222 are used, identically terminate all the output pairs on the same package side whether used or unused. If no outputs on a side are used, then leave all
these outputs open (unterminated). This will maintain minimum output skew. Failure to do this will result in a 1020ps loss of skew margin (propagation delay) in the output(s) in use.
The MC100LVE222, as with most ECL devices, can be operated from a positive VCC supply in PECL mode. This allows the LVE222 to be used for high performance clock distribution in +3.3V systems. Designers can take advantage of the LVE222's performance to distribute low skew clocks across the backplane or the board. In a PECL environment series or Thevenin line, terminations are typically used as they require no additional power supplies. All power supply pins must be connected. For more information about MC100LVE222 on using PECL, designers should refer to Application Note AN1406/D. For a SPICE model, see Application Note AN1560/D.