Features: •Fully differential architecture from input to all outputs•SiGe technology supports near-zero output skew•Supports DC to 3GHz operation1of clock or data signals•LVPECL compatible differential clock inputs and outputs•LVCMOS compatible control inputs•Si...
MC100ES6254: Features: •Fully differential architecture from input to all outputs•SiGe technology supports near-zero output skew•Supports DC to 3GHz operation1of clock or data signals•LVP...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $4.26 - 6.3 / Piece
Counter Shift Registers 5V ECL 8-Bit Binary Up Synchronous
MC100ES6254 is designed for very skew critical differential clock distribution systems and supports clock frequencies from DC up to 3.0 GHz. Typical applications for the MC100ES6254 are primary clock distribution, switching and loopback systems of high-performance computer, networking andtelecommunication systems, as well as on-board clocking of OC-3, OC-12 and OC-48 speed communication systems. Primary purpose of it is high-speed clock switching applications. In addition, the MC100ES6254 can be configured as single 1:6 or dual 1:3 LVPECL fanout buffer for clock signals, or as loopback device in high-speed data applications.
The MC100ES6254 can be operated from a 3.3 V or 2.5 V positive supply without the requirement of a negative supply line.