PinoutSpecifications Characteristics Value Internal Input Pulldown Resistor 75 k Internal Input Pullup Resistor 37.5k ESD Protection Human Body Model Machine Model Charged Device Model > 2 kV ...
MC100EP809: PinoutSpecifications Characteristics Value Internal Input Pulldown Resistor 75 k Internal Input Pullup Resistor 37.5k E...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
US $4.26 - 6.3 / Piece
Counter Shift Registers 5V ECL 8-Bit Binary Up Synchronous
Characteristics |
Value |
Internal Input Pulldown Resistor | 75 k |
Internal Input Pullup Resistor | 37.5k |
ESD Protection Human Body Model Machine Model Charged Device Model |
> 2 kV > 200 V > 2 kV |
Moisture Sensitivity (Note 1) | Level 2 |
Flammability Rating Oxygen Index: 28 to 34 | UL 94 V0 @ 0.125 in |
Transistor Count | 478 Devices |
Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test |
The MC100EP809 is a low skew 1to9 differential clock driver, designed with clock distribution in mind, accepting two clock sources into an input multiplexer. The part is designed for use in low voltage applications which require a large number of outputs to drive precisely aligned low skew signals to their destination. The two clock inputs are differential HSTL or PECL and they are selected by the CLK_SEL pin which is LVTTL. To avoid generation of a runt clock pulse when the device is enabled/disabled, the Output Enable (OE), which is LVTTL, is synchronous ensuring the outputs will only be enabled/disabled when they are already in LOW state (See Figure 8).
The MC100EP809 guarantees low outputtooutput skew. The optimal design, layout, and processing minimize skew within a device and from lot to lot. The MC100EP809 output structure uses open emitter architecture and will be terminated with 50 to ground instead of a standard HSTL configuration (See Figure 6). To ensure the tight skew specification is realized, both sides of the differential output need to be terminated identically into 50 even if only one output is being used. If an output pair is unused, both outputs may be left open (unterminated) without affecting skew.
Designers can take advantage of the EP809's performance to distribute low skew clocks across the backplane of the board. HSTL clock inputs may be driven singleend by biasing the nondriven pin in an input pair (see Figure 7).