M50FW002

Features: ` SUPPLY VOLTAGE VCC = 3 V to 3.6 V for Program, Erase and Read Operations VPP = 12 V for Fast Program and Fast Erase (optional)` TWO INTERFACES Firmware Hub (FWH) Interface for embedded operation with PC Chipsets Address/Address Multiplexed (A/A Mux) Interface for programming equip...

product image

M50FW002 Picture
SeekIC No. : 004405456 Detail

M50FW002: Features: ` SUPPLY VOLTAGE VCC = 3 V to 3.6 V for Program, Erase and Read Operations VPP = 12 V for Fast Program and Fast Erase (optional)` TWO INTERFACES Firmware Hub (FWH) Interface for embedde...

floor Price/Ceiling Price

Part Number:
M50FW002
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/27

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

` SUPPLY VOLTAGE
    VCC = 3 V to 3.6 V for Program, Erase and Read Operations
    VPP = 12 V for Fast Program and Fast Erase (optional)
` TWO INTERFACES
    Firmware Hub (FWH) Interface for embedded operation with PC Chipsets
     Address/Address Multiplexed (A/A Mux)
    Interface for programming equipment compatibility
` FIRMWARE HUB (FWH) HARDWARE INTERFACE MODE
    5 Signal Communication Interface supporting Read and Write Operations
     Hardware Write Protect Pins for Block Protection
    Register Based Read and Write Protection
    5 Additional General Purpose Inputs for platform design flexibility
    Synchronized with 33MHz PCI clock
    Multi-byte Read Operation (1-byte, 16-byte, 32-byte)
` PROGRAMMING TIME
    10 s typical
    Quadruple Byte Programming Option
` 7 MEMORY BLOCKS
    1 Boot Block (Top Location)
    4 Main Blocks and 2 Parameter Blocks
` PROGRAM/ERASE CONTROLLER
    Embedded Byte Program, Block Erase and Chip Erase algorithms
    Status Register Bits
` PROGRAM and ERASE SUSPEND
` FOR USE in PC BIOS APPLICATIONS
` ELECTRONIC SIGNATURE
    Manufacturer Code: 20h
    Device Code: 29h
 


Pinout

  Connection Diagram


Specifications

Symbol
Parameter
Min.
Max.
Unit
TBIAS
Temperature Under Bias
-50
125
TSTG
Storage Temperature
-65

150

VIO
Input or Output range(1,2)
-06
VCC + 0.6
V

VCC

Supply Voltage
-0.6
4
V

VPP

Program Voltage
-0.6
13
V

Note: 1. Minimum voltage may undershoot to 2V during transition and for less than 20ns during transitions.
2. Maximum voltage may overshoot to VCC +2V during transition and for less than 20ns during transitions.






Description

The M50FW002 is a 2 Mbit (256Kb x8) non-volatile memory that can be read, erased and reprogrammed. These operations can be performed using a single low voltage (3.0 to 3.6V) supply. For fast programming and fast erasing in production lines an optional 12V power supply can be used to reduce the programming and the erasing times.

The memory M50FW002 is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. Blocks can be protected individually to prevent accidental Program or Erase commands from modifying the memory. Program and Erase commands are written to the Command Interface of the memory. An on-chip Program/Erase Controller simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. The end of a program or erase operation can be detected and any error conditions identified. The command set required to control the memory is consistent with The device features an asymmetrical blocked architecture.

The device M50FW002 has an array of 7 blocks:
`1 Boot Block of 16 KByte
`2 Parameter Blocks of 8 KByte each
`1 Main Block of 32 KByte
`3 Main Blocks of 64 KByte each
Two different bus interfaces M50FW002 are supported by the memory. The primary interface, the Firmware Hub (or FWH) Interface, uses Intel's proprietary FWH protocol. This has been designed to remove the need for the ISA bus in current PC Chipsets; the M50FW002 acts as the PC BIOS on the Low Pin Count bus for these PC Chipsets.

The secondary interface M50FW002, the Address/Address Multiplexed (or A/A Mux) Interface, is designed to be compatible with current Flash Programmers for production line programming prior to fitting to a PC Motherboard.

The memory is delivered with all the bits erased (set to 1).JEDEC standards.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Batteries, Chargers, Holders
Fans, Thermal Management
Semiconductor Modules
Tapes, Adhesives
803
Resistors
View more