Features: ` SUPPLY VOLTAGE VCC = 3 V to 3.6 V for Program, Erase and Read Operations VPP = 12 V for Fast Program and Fast Erase (optional)` TWO INTERFACES Firmware Hub (FWH) Interface for embedded operation with PC Chipsets Address/Address Multiplexed (A/A Mux) Interface for programming equip...
M50FW002: Features: ` SUPPLY VOLTAGE VCC = 3 V to 3.6 V for Program, Erase and Read Operations VPP = 12 V for Fast Program and Fast Erase (optional)` TWO INTERFACES Firmware Hub (FWH) Interface for embedde...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: `FLASH MEMORY Compatible with either the LPC interface or the FWH interface (Intel Spec ...
Symbol |
Parameter |
Min. |
Max. |
Unit |
TBIAS |
Temperature Under Bias |
-50 |
125 |
|
TSTG |
Storage Temperature |
-65 |
150 |
|
VIO |
Input or Output range(1,2) |
-06 |
VCC + 0.6 |
V |
VCC |
Supply Voltage |
-0.6 |
4 |
V |
VPP |
Program Voltage |
-0.6 |
13 |
V |
The M50FW002 is a 2 Mbit (256Kb x8) non-volatile memory that can be read, erased and reprogrammed. These operations can be performed using a single low voltage (3.0 to 3.6V) supply. For fast programming and fast erasing in production lines an optional 12V power supply can be used to reduce the programming and the erasing times.
The memory M50FW002 is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. Blocks can be protected individually to prevent accidental Program or Erase commands from modifying the memory. Program and Erase commands are written to the Command Interface of the memory. An on-chip Program/Erase Controller simplifies the process of programming or erasing the memory by taking care of all of the special operations that are required to update the memory contents. The end of a program or erase operation can be detected and any error conditions identified. The command set required to control the memory is consistent with The device features an asymmetrical blocked architecture.
The device M50FW002 has an array of 7 blocks:
`1 Boot Block of 16 KByte
`2 Parameter Blocks of 8 KByte each
`1 Main Block of 32 KByte
`3 Main Blocks of 64 KByte each
Two different bus interfaces M50FW002 are supported by the memory. The primary interface, the Firmware Hub (or FWH) Interface, uses Intel's proprietary FWH protocol. This has been designed to remove the need for the ISA bus in current PC Chipsets; the M50FW002 acts as the PC BIOS on the Low Pin Count bus for these PC Chipsets.
The secondary interface M50FW002, the Address/Address Multiplexed (or A/A Mux) Interface, is designed to be compatible with current Flash Programmers for production line programming prior to fitting to a PC Motherboard.
The memory is delivered with all the bits erased (set to 1).JEDEC standards.