Features: ·Sample Rate: 80Msps·PGA Front End (2.25VP-P or 1.35VP-P Input Range)·71.8dB SNR and 87dB SFDR (PGA = 0)·70.2dB SNR and 87dB SFDR (PGA = 1)·500MHz Full Power Bandwidth S/H·No Missing Codes·Single 5V Supply·Power Dissipation: 1.45W·Two Pin Selectable Reference Values·Data Ready Output Clo...
LTC1749: Features: ·Sample Rate: 80Msps·PGA Front End (2.25VP-P or 1.35VP-P Input Range)·71.8dB SNR and 87dB SFDR (PGA = 0)·70.2dB SNR and 87dB SFDR (PGA = 1)·500MHz Full Power Bandwidth S/H·No Missing Codes...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The LTC®1749 is an 80Msps, 12-bit A/D converter designed for digitizing wide dynamic range signals up to frequencies of 500MHz. The input range of the ADC can be optimized with the on-chip PGA sample-and-hold circuit and flexible reference circuitry.
The LTC1749 has a highly linear sample-and-hold circuit with a bandwidth of 500MHz. The SFDR is 80dB with an input frequency of 250MHz. Ultralow jitter of 0.15psRMS allows undersampling of IF frequencies with minimal degradation in SNR. DC specs include ±1LSB INL and no missing codes.
The digital interface of LTC1749 is compatible with 5V, 3V, 2V and LVDS logic systems. The ENC and ENC inputs may be driven differentially from PECL, GTL and other low swing logic families or from single-ended TTL or CMOS. The low noise, high gain ENC and ENC inputs may also be driven by a sinusoidal signal without degrading performance. A separate output power supply can be operated from 0.5V to 5V, making it easy to connect directly to low voltage DSPs or FIFOs.
The 48-pin TSSOP package with a flow-through pinout simplifies the board layout.