LAN91C111

Features: Single Chip Ethernet ControllerDual Speed - 10/100 MbpsFully Supports Full Duplex Switched EthernetSupports Burst Data Transfer8 Kbytes Internal Memory for Receive and Transmit FIFO BuffersEnhanced Power Management FeaturesOptional Configuration via Serial EEPROM InterfaceSupports 8, 16 ...

product image

LAN91C111 Picture
SeekIC No. : 004390896 Detail

LAN91C111: Features: Single Chip Ethernet ControllerDual Speed - 10/100 MbpsFully Supports Full Duplex Switched EthernetSupports Burst Data Transfer8 Kbytes Internal Memory for Receive and Transmit FIFO Buffer...

floor Price/Ceiling Price

Part Number:
LAN91C111
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/10/27

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

Single Chip Ethernet Controller
Dual Speed - 10/100 Mbps
Fully Supports Full Duplex Switched Ethernet
Supports Burst Data Transfer
8 Kbytes Internal Memory for Receive and Transmit FIFO Buffers
Enhanced Power Management Features
Optional Configuration via Serial EEPROM Interface
Supports 8, 16 and 32 Bit CPU Accesses
Internal 32 Bit Wide Data Path (Into Packet Buffer Memory)
Early TX, Early RX Functions
Built-in Transparent Arbitration for Slave, Sequential Access Architecture
Flat MMU Architecture with Symmetric Transmit and Receive Structures and Queues
3.3V Operation with 5V Tolerant IO Buffers (See Pin List Description for Additional Details)
Single 25 MHz Reference Clock for Both PHY and MAC
External 25Mhz-output pin for an external PHY supporting PHYs physical media.
Low Power CMOS Design
Supports Multiple Embedded Processor Host Interfaces
   − ARM
   − SH
   − Power PC
   − Coldfire
   − 680X0, 683XX
   − MIPS R3000
3.3V MII (Media Independent Interface) MACPHY Interface Running at Nibble Rate
MII Management Serial Interface
128 Pin QFP Package
128 Pin TQFP Package, 1.0 mm height
Industrial Temperature Range from -40°C to 85°C (LAN91C111i only)



Pinout

  Connection Diagram


Specifications

Operating Temperature Range .. 0°C to +85°C for LAN91C111 (-40°C to 85°C for LAN91C111I)
Storage Temperature Range ..............................................................................-55C° to + 150°C
Lead Temperature Range (soldering, 10 seconds) ..............................................................+325°C
Positive Voltage on any pin, with respect to Ground .......................................................VCC + 0.3V
Negative Voltage on any pin, with respect to Ground .............................................................. -0.3V
Maximum VCC ............................................................................................................................. +5V



Description

The SMSC LAN91C111 is designed to facilitate the implementation of a third generation of Fast Ethernet connectivity solutions for embedded applications. For this third generation of products, flexibility and integration dominate the design requirements. The LAN91C111 is a mixed signal Analog/Digital device tha implements the MAC and PHY portion of the CSMA/CD protocol at 10 and 100 Mbps. The design will also minimize data throughput constraints utilizing a 32 bit, 16-bit or 8-bit bus Host interface in embedded applications.

The total internal memory FIFO buffer size is 8 Kbytes, which is the total chip storage for transmit and receive operations.

The SMSC LAN91C111 is software compatible with the LAN9000 family of products. Memory management is handled using a patented optimized MMU (Memory Management Unit) architecture and a 32-bit wide internal data path. This I/O mapped architecture can sustain back-to-back frame transmission and reception for superior data throughput and optimal performance. It also dynamically allocates buffer memory in an efficient buffer utilization scheme, reducing software tasks and relieving the host CPU from performing these housekeeping functions.

The SMSC 91C111 provides a flexible slave interface for easy connectivity with industry-standard buses. The Bus Interface Unit (BIU) can handle synchronous as well as asynchronous transfers, with different signals being used for each one. Asynchronous bus support for ISA is supported even though ISA cannot sustain 100 Mbps traffic. Fast Ethernet data rates are attainable for ISA-based nodes on the basis of the aggregate traffic benefits.

Two different interfaces are supported on the network side. The first Interface is a standard Magnetics transmit/receive pair interfacing to 10/100Base-T utilizing the internal physical layer block. The second interface follows the MII (Media Independent Interface) specification standard, consisting of 4 bit wide data transfers at the nibble rate. This interface is applicable to 10 Mbps standard Ethernet or 100 Mbps Ethernet networks. Three of the LAN91C111's pins are used to interface to the two-line MII serial management protocol.

The SMSC LAN91C111 integrates IEEE 802.3 Physical Layer for twisted pair Ethernet applications. The PHY can be configured for either 100 Mbps (100Base-TX) or 10 Mbps (10Base-T) Ethernet operation. The Analog PHY block consists of a 4B5B/Manchester encoder/decoder, scrambler/de-scrambler, transmitter with wave shaping and output driver, twisted pair receiver with on chip equalizer and baseline wander correction, clock and data recovery, Auto-Negotiation, controller interface (MII), and serial port (MI). Internal output wave shaping circuitry and on-chip filters eliminate the need for external filters normally required in 100Base-TX and 10Base-T applications.

The LAN91C111 can automatically configure itself for 100 or 10 Mbps and Full or Half Duplex operation with the on-chip Auto-Negotiation algorithm. The LAN91C111 is ideal for media interfaces for embedded application desiring Ethernet connectivity as well as 100Base-TX/10Base-T adapter cards, motherboards, repeaters, switching hubs. The LAN91C111 operates from a single 3.3V supply. The inputs and outputs of the host Interface are 5V tolerant and will directly interface to other 5V device




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Prototyping Products
DE1
Undefined Category
Power Supplies - External/Internal (Off-Board)
Cables, Wires
Hardware, Fasteners, Accessories
View more