IS61NLF25636A

Features: • 100 percent bus utilization• No wait cycles between Read and Write• Internal self-timed write cycle• Individual Byte Write Control• Single Read/Write control pin• Clock controlled, registered address, data and control• Interleaved or linear bur...

product image

IS61NLF25636A Picture
SeekIC No. : 004379180 Detail

IS61NLF25636A: Features: • 100 percent bus utilization• No wait cycles between Read and Write• Internal self-timed write cycle• Individual Byte Write Control• Single Read/Write contro...

floor Price/Ceiling Price

Part Number:
IS61NLF25636A
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• 100 percent bus utilization
• No wait cycles between Read and Write
• Internal self-timed write cycle
• Individual Byte Write Control
• Single Read/Write control pin
• Clock controlled, registered address, data and control
• Interleaved or linear burst sequence control using MODE input
• Three chip enables for simple depth expansion and address pipelining
• Power Down mode
• Common data inputs and data outputs
• CKE pin to enable clock and suspend operation
• JEDEC 100-pin TQFP, 119-ball PBGA, and 165- ball PBGA packages
• Power supply: NVF: VDD 2.5V (± 5%), VDDQ 2.5V (± 5%) NLF: VDD 3.3V (± 5%), VDDQ 3.3V/2.5V (± 5%)
• JTAG Boundary Scan for PBGA packages
• Industrial temperature available
• Lead-free available



Pinout

  Connection Diagram


Specifications

Symbol
Parameter
Value
Unit
TSTG
Storage Temperature
65 to +150
°C
PD
Power Dissipation
1.6
W
IOUT
Output Current (per I/O)
100
mA
VIN, VOUT
Voltage Relative to VSS for I/O Pins
0.5 to VDDQ + 0.3
V
VIN
Voltage Relative to VSS for
for Address and Control Inputs
0.3 to 4.6
V

Notes: 1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.




Description

The 9 Meg 'NLF/NVF' product family IS61NLF25636A  feature high-speed, low-power synchronous static RAMs designed to provide a burstable, high-performance, 'no wait' state, device for networking and communications applications. They are organized as 256K words by 36 bits and 512K words by 18 bits, fabricated with ISSI's advanced CMOS technology.

Incorporating a 'no wait' state feature, wait cycles are eliminated when the bus switches from read to write, or write to read. This IS61NLF25636A  integrates a 2-bit burst counter, high-speed SRAM core, and high-drive capability outputs into a single monolithic circuit.

All synchronous inputs pass through registers IS61NLF25636A  are controlled by a positive-edge-triggered single clock input. Operations may be suspended and all synchronous inputs ignored when Clock Enable, CKE is HIGH. In this state the internal device will hold their previous values.

All Read, Write and Deselect cycles IS61NLF25636A  are initiated by the ADV input. When the ADV is HIGH the internal burst counter is incremented. New external addresses can be loaded when ADV is LOW.

Write cycles are internally self-timed and are initiated by the rising edge of the clock inputs and when WE is LOW. Separate byte enables allow individual bytes to be written. A burst mode pin (MODE) defines the order of the burst sequence. When tied HIGH, the interleaved burst sequence is selected. When tied LOW, the linear burst sequence is selected.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Memory Cards, Modules
Integrated Circuits (ICs)
Power Supplies - External/Internal (Off-Board)
Resistors
Inductors, Coils, Chokes
View more