Features: • 1:1 and 1:2 registered buffer• 1.8V Operation• SSTL_18 style clock and data inputs• Differential CLK input• Control inputs compatible with LVCMOS levels• Flow-through architecture for optimum PCB design• Latch-up performance exceeds 100mA•...
IDT74SSTU3286A: Features: • 1:1 and 1:2 registered buffer• 1.8V Operation• SSTL_18 style clock and data inputs• Differential CLK input• Control inputs compatible with LVCMOS levelsR...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Description |
Max. |
Unit | |
VDD |
Supply Voltage Range |
0.5 to 2.5 |
V | |
VI(2,3) |
Input Voltage Range |
0.5 to 2.5 |
V | |
VO(2,3) |
Output Voltage Range |
0.5 to VDD +0.5 |
V | |
IIK |
Input Clamp Current | VI < 0 |
±50 |
mA |
VI > VDD | ||||
IOK |
Output Clamp Current | VO < 0 |
±50 |
mA |
VO > VDD | ||||
IO |
Continuous Output Current,VO = 0 to VDD |
±50 |
mA | |
VDD |
Continuous Current through each VDD or GND |
±100 |
mA | |
TSTG |
Storage Temperature Range |
65 to +150 |
The SSTU32864/A is a 25-bit 1:1 / 14-bit 1:2 configurable registered buffer designed for 1.7V to 1.9V VDD operation. All clock and data inputs are compatible with the JEDEC standard for SSTL_18. The control inputs are LVCMOS. All outputs are 1.8V CMOS drivers that have been optimized to drive the DDR2 DIMM load.
The SSTU32864/A operates from a differential clock (CLK and CLK).Data are registered at the crossing of CLK going high and CLK going low.The C0 input controls the pinout configuration of the 1:2 pinout from the A configuration (when low) to B configuration (when high). The C1 input controls the configuration from the 25-bit 1:1 (when low) to 14-bit 1:2 (when high).
IDT74SSTU3286A supports low-power standby operation. When the reset input (RESET) is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. Inaddition, when RESET is low all registers are reset, and all outputs are forced low. The LVCMOS RESET and Cx inputs must always be held at a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up.In the DDR2 DIMM application, RESET is specified to be completely asynchronous with respect to CLK and CLK. Therefore, no timing relationship can be guaranteed between the two. When entering reset, the
register IDT74SSTU3286A will be cleared and the outputs will be driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of a reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are low,and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the SSTU32864/A must ensure that the outputs will remain low, thus ensuring no glitches on the outputs.
The device monitors both DCS andCSR inputs and will gate the outputs from changing states when both DCSand CSR inputs are high. If either DCS or CSR input is low, the device will function normally. The RESET +input has priority over the DCS control and will force the inputs low. If the DCS control functionality is not desired, then the CSR input can be hardwired to ground, in which case the set-up time requirement for DCS would be the same as for the other D data inputs.