Features: • Equivalent to AMD's Am29833 bipolar registers in pinout/ function, speed, and output drive over full temperature and voltage supply extremes• High-speed bidirectional bus transceiver for processororganized devices• IDT74FCT833A equivalent to Am29833 speed and output ...
IDT74FCT833A: Features: • Equivalent to AMD's Am29833 bipolar registers in pinout/ function, speed, and output drive over full temperature and voltage supply extremes• High-speed bidirectional bus tr...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Description |
Max |
Unit |
VTERM(2) |
Terminal Voltage with Respect to GND |
0.5 to +7 |
V |
VTERM(3) |
Terminal Voltage with Respect to GND |
0.5 to +VCC |
V |
TA |
Operating Temperature |
0 to +70 |
°C |
TBIAS |
Temperature under BIAS |
55 to +125 |
°C |
TSTG |
Storage Temperature |
55 to +125 |
°C |
PT |
Power Dissipation |
0.5 |
W |
IOUT |
DC Output Current |
120 |
mA |
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. No terminal voltage may exceed Vcc by +0.5V unless otherwise noted.
2. Input and Vcc terminals only.
3. Output and I/O terminals only.
The IDT74FCT833A are high-performance bus transceivers designed for two-way communications. They each contain an 8-bit data path from the R (port) to the T (port), an 8-bit data path from the T (port) to the R (port), and a 9-bit parity checker/generator. The error flag can be clocked and stored in a register and read at the ERR output. The clear (CLR) input is used to clear the error flag register.
The output enables OET and OER of the IDT74FCT833A are used to force the port outputs to the high-impedance state so that the device can drive bus lines directly. In addition, OER and OET can be used to force a parity error by enabling both lines simultaneously. This transmission of inverted parity gives the designer more system diagnostic capability. The devices are specified at 48mA output sink current over the commercial temperature range.