IDT72V51543

Features: • Choose from among the following memory density options:IDT72V51543  Total Available Memory = 1,179,648 bitsIDT72V51553  Total Available Memory = 2,359,296 bits• Configurable from 1 to 32 Queues• 166 MHz High speed operation (6ns cycle time)• 3.7n...

product image

IDT72V51543 Picture
SeekIC No. : 004372660 Detail

IDT72V51543: Features: • Choose from among the following memory density options:IDT72V51543  Total Available Memory = 1,179,648 bitsIDT72V51553  Total Available Memory = 2,359,296 bits̶...

floor Price/Ceiling Price

Part Number:
IDT72V51543
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/5/28

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Choose from among the following memory density options:
IDT72V51543  Total Available Memory = 1,179,648 bits
IDT72V51553  Total Available Memory = 2,359,296 bits
• Configurable from 1 to 32 Queues
• 166 MHz High speed operation (6ns cycle time)
• 3.7ns access time
• Queues may be configured at master reset from the pool of
Total Available Memory in blocks of 512 x 18 or 1,024 x 9
• Independent Read and Write access per queue
• User programmable via serial port
• Default multi-queue device configurations
-IDT72V51543: 2,048 x 18 x 32Q or 4,096 x 9 x 32Q
-IDT72V51553: 4,096 x 18 x 32Q or 8,192 x 9 x 32Q
• 100% Bus Utilization, Read and Write on every clock cycle
• Individual, Active queue flags (OV, FF, PAE, PAF)
• 8 bit parallel flag status on both read and write ports
• Direct or polled operation of flag status bus
• Global Bus Matching - (All Queues have same Input Bus Width
and Output Bus Width)
• User Selectable Bus Matching Options:
- x18in to x18out
- x9in to x18out
- x18in to x9out
- x9in to x9out
• FWFT mode of operation on read port
• Partial Reset, clears data in single Queue
• Expansion of up to 8 multi-queue devices in parallel is available
• JTAG Functionality (Boundary Scan)
• Available in a 256-pin PBGA, 1mm pitch, 17mm x 17mm
• HIGH Performance submicron CMOS technology
• Industrial temperature range (-40°C to +85°C) is available



Specifications

Symbol
Rating
Com'l & Ind'l
Unit
VTERM
Terminal Voltage
with respect to GND
0.5 to +4.5
V
TSTG
Storage Temperature
55 to +125
°C
IOUT
DC Output Current
50 to +50
mA



Description

The IDT72V51543/72V51553 multi-queue flow-control devices are single chip within which anywhere between 1 and 32 discrete FIFO queues can be setup. All queues within the device have a common data input bus, (write port) and a common data output bus, (read port).

Data written into the write port is directed to a respective queue via an internal de-multiplex operation, addressed by the user. Data read from the read port is accessed from a respective queue via an internal multiplex operation, addressed by the user. Data writes and reads can be performed at high speeds up to 166MHz, with access times of 3.7ns. Data write and read operations are totally independent of each other, a queue maybe selected on the write port and a different queue on the read port or both ports may select the same queue simultaneously.

The IDT72V51543 provides Full flag and Output Valid flag status for the queue selected for write and read operations respectively. Also a Programmable Almost Full and Programmable Almost Empty flag for each queue is provided. Two 8 bit programmable flag busses are available, providing status of queues not selected for write or read operations. When 8 or less queues are configured in the device these flag busses provide an individual flag per queue, when more than 8 queues are used, either a Polled or Direct mode of bus operation wide. When Bus Matching is used the device ensures the logical transfer of data throughput in a Little Endian manner.

The user of the IDT72V51543 has full flexibility configuring queues within the device, being able to program the total number of queues between 1 and 32, the individual queue depths being independent of each other.

The programmable flag positions of the IDT72V51543 are also user programmable. All programming is done via a dedicated serial port. If the user does not wish to program the multi-queue device, a default option is available that configures the device in a predetermined manner. Both Master Reset and Partial Reset pins are provided on this device. A Master Reset latches in all configuration setup pins and must be performed before programming of the device can take place. A Partial Reset will reset the read and write pointers of an individual queue, provided that the queue is selected on both the write port and read port at the time of partial reset.

A JTAG test port of the IDT72V51543 is provided, here the multi-queue flow-control device has a fully functional Boundary Scan feature, compliant with IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture. See Figure 1, Multi-Queue Flow-Control Device Block Diagram for an outline of the functional blocks within the device.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Line Protection, Backups
Programmers, Development Systems
Fans, Thermal Management
Power Supplies - Board Mount
Static Control, ESD, Clean Room Products
View more