Features: • Choose from among the following memory density options:IDT72V51333 Total Available Memory = 589,824 bitsIDT72V51343 Total Available Memory = 1,179,648 bitsIDT72V51353 Total Available Memory = 2,359,296 bits• Configurable from 1 to 8 Queues• ...
IDT72V51353: Features: • Choose from among the following memory density options:IDT72V51333 Total Available Memory = 589,824 bitsIDT72V51343 Total Available Memory = 1,179,648 bitsIDT72V5...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Rating |
Com'l & Ind'l
|
Unit |
VTERM |
Terminal Voltage with respect to GND |
0.5 to +4.5 |
V |
TSTG |
Supply voltage for LED |
55 to +125 |
°C |
IOUT |
Input voltage |
50 to +50
|
mA |
The IDT72V51353 multi-queue flow-control devices are single chip within which anywhere between 1 and 8 discrete FIFO queues can be setup. All queues within the device have a common data input bus, (write port) and a common data output bus, (read port). Data written into the write port is directed to a respective queue via an internal de-multiplex operation, addressed by the user. Data read from the read port is accessed from a respective queue via an internal multiplex operation, addressed by the user. Data writes and reads can be performed at high speeds up to 166MHz, with access times of 3.7ns.
Data write and read operations of the IDT72V51353 are totally independent of each other, a queue maybe selected on the write port and a different queue on the read port or both ports may select the same queue simultaneously. The device provides Full flag and Output Valid flag status for the queue selected for write and read operations respectively. Also a Programmable Almost Full and Programmable Almost Empty flag for each queue is provided. Two 8 bit programmable flag busses are available, providing status of all queues, including queues not selected for write or read operations, these flag busses provide an individual flag per queue. wide.
When Bus Matching of the IDT72V51353 is used the device ensures the logical transfer of data throughput in a Little Endian manner. The user has full flexibility configuring queues within the device, being able to program the total number of queues between 1 and 8, the individual queue depths being independent of each other.
The programmable flag positions of the IDT72V51353 are also user programmable. All programming is done via a dedicated serial port. If the user does not wish to program the multi-queue device, a default option is available that configures the device in a predetermined manner. Both Master Reset and Partial Reset pins are provided on this device.
A Master Reset of the IDT72V51353 latches in all configuration setup pins and must be performed before programming of the device can take place. A Partial Reset will reset the read and write pointers of an individual queue, provided that the queue is selected on both the write port and read port at the time of partial reset. A JTAG test port is provided, here the multi-queue flow-control device has a fully functional Boundary Scan feature, compliant with IEEE 1149.1 Standard Test Access Port and Boundary Scan Architecture. See Figure 1, Multi-Queue Flow-Control Device Block Diagram for an outline of the functional blocks within the device.