Features: • Memory organization:IDT72V10071- Dual 256 x 8IDT72V11071- Dual 512 x 8IDT72V12071- Dual 1,024 x 8IDT72V13071- Dual 2,048 x 8IDT72V14071- Dual 4,096 x 8• Offers optimal combination of large capacity, high speed,design flexibility and small footprint• 15 ns read/write c...
IDT72V14071: Features: • Memory organization:IDT72V10071- Dual 256 x 8IDT72V11071- Dual 512 x 8IDT72V12071- Dual 1,024 x 8IDT72V13071- Dual 2,048 x 8IDT72V14071- Dual 4,096 x 8• Offers optimal combin...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
VTERM Terminal Voltage with Respect to GND......0.5 to +5 V
TSTG Storage Temperature ...............................55 to +125
IOUT DC Output Current ..................................50 to +50 mA
NOTE:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
The IDT72V14071 are dual Multimedia FIFOs. The device is functionally equivalent to two independent FIFOs in a single package with all associated control, data, and flag lines assigned to separate pins.
Each of the two FIFOs (designated FIFO A and FIFO B) of the IDT72V14071 has a 8-bit input data port (DA0 - DA7, DB0 - DB7) and a 8-bit output data port (QA0 - QA7,QB0 - QB7). Each input port is controlled by a free-running clock (WCLKA,WCLKB), and a Write Enable pin (WENA, WENB). Data is written into each of the two arrays on every rising clock edge of the Write Clock (WCLKA, WCLKB) when the appropriate Write Enable pin is asserted.
The output port of each FIFO bank is controlled by its associated clock pin (RCLKA, RCLKB) and Read Enable pin (RENA, RENB). The Read Clock can be tied to the Write Clock for single clock operation or the two clocks can run asynchronous of one another for dual clock operation. An Output Enable pin (OEA, OEB) is provided on the read port of each FIFO for three-state output control.Each of the two FIFOs has two fixed flags, Empty (EFA, EFB) and Full (FFA,FFB).
This FIFO of the IDT72V14071 is fabricated using IDT's high-performance submicron CMOS technology.