Features: • Two side-by-side FIFO memory arrays for bidirectional data transfers• 512 x 18-Bit - 512 x 18-Bit (IDT72511)• 1024 x 18-Bit - 1024 x 18-Bit (IDT72521)• 18-bit data buses on Port A side and Port B side• Can be configured for 18-to-18-bit or 36-to-36-bit com...
IDT72511: Features: • Two side-by-side FIFO memory arrays for bidirectional data transfers• 512 x 18-Bit - 512 x 18-Bit (IDT72511)• 1024 x 18-Bit - 1024 x 18-Bit (IDT72521)• 18-bit dat...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Rating |
Commercial |
Military |
Unit |
VTERM | Terminal Voltage with Respect to GND |
0.5 to +7.0 |
0.5 to +7.0 |
V |
TA | Operating Temperature |
0 to +70 |
55 to +125 |
|
TBIAS | Temperature Under Bias |
55 to +125 |
65 to +135 |
|
TSTG | Storage Temperature |
55 to +125 |
65 to +135 |
|
IOUT | DC Output Current |
50 |
50 |
mA |
The IDT72511 are highly integrated first-in, first-out memories that enhance processor-to-processor and processor-to-peripheral communications. IDT BiFIFOs integrate two side-by-side memory arrays for data transfers in two directions.
The IDT72511 have two ports, A and B, that both have standard microprocessor interfaces. All BiFIFO operations are controlled from the 18-bit wide Port A. Port B is also 18 its wide and can be connected to another processor or a peripheral controller. The BiFIFOs have a 9-bit bypass path that allows the device connected to Port A to pass messages directly to the Port B device.
Ten registers are accessible through Port A, a Command Register, a Status Register, and eight Configuration Registers.
The IDT72511 has programmable flags. Each FIFO memory array has four internal flags, Empty, Almost-Empty, Almost-Full and Full, for a total of eight internal flags. The Almost-Empty and Almost-Full flag offsets can be set to any depth through the Configuration Registers. These eight internal flags can be assigned to any of four external flag pins (FLGA-FLGD) through one Configuration Register.
Port B of the IDT72511 has programmable I/O, reread/rewrite and DMA functions. Six programmable I/O pins are manipulated through two Configuration Registers. The Reread and Rewrite controls will read or write Port B data blocks multiple times. The BiFIFO has three pins, REQ, ACK and CLK, to control DMA transfers from Port B devices.