Features: • Free-running CLKA and CLKB can be asynchronous or coincident (permits simultaneous reading and writing of data on a single clock edge)• Clocked FIFO buffering data from Port A to Port B• Storage capacity: IDT723631 - 512 x 36 IDT723641 - 1024 x 36 IDT723651 - 2048 x...
IDT723631: Features: • Free-running CLKA and CLKB can be asynchronous or coincident (permits simultaneous reading and writing of data on a single clock edge)• Clocked FIFO buffering data from Por...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Rating |
Commercial |
Unit |
VCC |
Supply Voltage Range |
-0.5 to 7 |
V |
VI(2) |
Input Voltage Range |
-0.5 to VCC+0.5 |
V |
VO(2) |
Output Voltage Range |
-0.5 to VCC+0.5 |
V |
IIK |
Input Clamp Current, (VI < 0 or VI > VCC) |
±20 |
mA |
IOK |
Output Clamp Current, (VO < 0 or VO > VCC) |
±50 |
mA |
IOUT |
Continuous Output Current, (VO = 0 to VCC) |
±50 |
mA |
ICC |
Continuous Current Through VCC or GND |
±400 |
mA |
TA |
Operating Free Air Temperature Range |
0 to 70 |
°C |
TSTG |
Storage Temperature Range |
-65 to 150 |
°C |
The IDT723631 is a monolithic highspeed, low-power, CMOS clocked FIFO memory. It supports clock frequencies up to 67 MHz and has read access times as fast as 12ns. The 512/1024/2048 x 36 dual-port SRAM FIFO buffers data from port A to Port B. The FIFO memory has retransmit capability, which allows previously read data to be accessed again. The FIFO has flags to indicate empty and full conditions and two programmable flags (almost full and almost empty) to indicate when a selected number of words is stored in memory. Communication between each port may take place with two 36-bit mailbox registers. Each mailbox register has a flag to signal when new mail has been stored. Two or more devices may be used in parallel to create wider data paths. Expansion is also possible in word depth.
The IDT723631 is a clocked FIFO, which means each port employs a synchronous interface. All data transfers through a port are gated to the LOW-to-HIGH transition of a continuous (free-running) port clock by enable signals. The continuous clocks for each port are independent of one another and can be asynchronous or coincident. he enables for each port are arranged to provide a simple interface between microprocessors and/or buses with synchronous control.
The input-ready (IR) flag and almost-full (AF) flag of the FIFO are two-stage synchronized to CLKA. The output-ready (OR) flag and almost-empty (AE) flag of the FIFO are twostage synchronized to CLKB. Offset values for the almost-full and almost empty flags of the FIFO can be programmed from port A or through a serial input.