Features: • Eight zero delay outputs• <250ps of output to output skew• Selectable positive or negative edge synchronization• Synchronous output enable• Output frequency: 15MHz to 85MHz• 3 skew grades:IDT5V9910A-2: tSKEW0<250psIDT5V9910A-5: tSKEW0<500psI...
IDT5V9910A: Features: • Eight zero delay outputs• <250ps of output to output skew• Selectable positive or negative edge synchronization• Synchronous output enable• Output freque...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • IDT54/74FCT646 equivalent to FAST™speed;• IDT54/74FCT646A 30% faster...
Features: • IDT54/74FCT646 equivalent to FAST™speed;• IDT54/74FCT646A 30% faster...
Symbol | Description | Max | Unit |
Supply Voltage to Ground | 0.5 to +7 | V | |
VI | DC Input Voltage | 0.5 to VCC+0.5 | V |
REF Input Voltage | 0.5 to +5.5 | V | |
Maximum Power Dissipation (TA = 85) | 530 | mW | |
TSTG | Storage Temperature | 65 to +150 |
NOTE:
1. Stresses beyond those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolutemaximum-rated conditions for extended periods may affect device reliability.
The IDT5V9910A is a high fanout phase locked-loop clock driver intended for high performance computing and data-communications applications.It has eight zero delay LVTTL outputs.
When the GND/sOE pin is held low, all the outputs are synchronously enabled. However, if GND/sOE is held high, all the outputs except Q2 and Q3 are synchronously disabled.
Furthermore, when the VCCQ/PE is held high, all the outputs are synchronized with the positive edge of the REF clock input. When VCCQ/PE is held low, all the outputs are synchronized with the negative edge of REF.
The FB signal is compared with the input REF signal at the phase detector in order to drive the VCO. Phase ifferences cause the VCO of the PLL to adjust upwards or downwards accordingly.
An internal loop filter moderates the response of the VCO to the phase detector. The loop filter transfer function of the IDT5V9910A has been chosen to provide minimal jitter (or frequency variation) while still providing accurate responses to input frequency changes.