Features: • Ref input is 3.3V tolerant• 8 pairs of programmable skew outputs• Low skew: 185ps same pair, 250ps same bank, 350ps bothbanks• Selectable positive or negative edge synchronization on eachbank: excellent for DSP applications• Synchronous output enable on ea...
IDT5T9955: Features: • Ref input is 3.3V tolerant• 8 pairs of programmable skew outputs• Low skew: 185ps same pair, 250ps same bank, 350ps bothbanks• Selectable positive or negative edg...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • IDT54/74FCT646 equivalent to FAST™speed;• IDT54/74FCT646A 30% faster...
Features: • IDT54/74FCT646 equivalent to FAST™speed;• IDT54/74FCT646A 30% faster...
Symbol |
Description |
Commercial
& Industrial |
Unit | |
VDDQ, VDD |
Supply Voltage to Ground |
0.5 to +4.6 |
V | |
VI |
DC Input Voltage |
0.5 to VDD+0.5 |
V | |
REF Input Voltage |
0.5 to +4.6
|
V | ||
Maximum Power Dissipation |
TA = 85°C |
1.1 |
W | |
TA = 55°C |
1.9 | |||
TSTG |
Storage Temperature Range |
65 to +150
|
° C |
The IDT5T9955 is a high fanout 2.5V PLL based clock driver intended for high performance computing and data-communications applications. A key feature of the programmable skew is the ability of outputs to lead or lag the REF input signal. The IDT5T9955 has sixteen programmable skew outputs in eight banks of 2. The two separate PLLs allow the user to independently control A and B banks. Skew is controlled by 3-level input signals that may be hard-wired to appropriate high-mid-low levels.
The feedback input allows divide-by-functionality from 1 to 12 through the use of the xDS[1:0] inputs. This provides the user with frequency multiplication from 1 to 12 without using divided outputs for feedback. When the xsOE pin is held low, all the xbank outputs are synchronously enabled. However, if xsOE is held high, all the xbank outputs except x2Q0 and x2Q1 are synchronously disabled.
The IDT5T9955 output is high when the xbank PLL has achieved phase lock. Furthermore, when xPE is held high, all the outputs are synchronized with the positive edge of the REF clock input. When xPE is held low, all the outputs are synchronized with the negative edge of REF. The IDT5T9955 has LVTTL outputs with 12mA balanced drive outputs.