Features: • Common features: Low input and output leakage £1mA (max.) CMOS power levels True TTL input and output compatibility VOH = 3.3V (typ.) VOL = 0.3V (typ.) Meets or exceeds JEDEC standard 18 specifications Product available in Radiation Tolerant and Radiation Enhanced versions ...
IDT54FCT373T: Features: • Common features: Low input and output leakage £1mA (max.) CMOS power levels True TTL input and output compatibility VOH = 3.3V (typ.) VOL = 0.3V (typ.) Meets or exceeds JEDEC...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • IDT54/74FCT646 equivalent to FAST™speed;• IDT54/74FCT646A 30% faster...
Features: • IDT54/74FCT646 equivalent to FAST™speed;• IDT54/74FCT646A 30% faster...
Symbol |
Rating |
Commercial |
Military |
Unit |
VTERM(2) |
Terminal Voltage with Respect to GND |
0.5 to +7.0 |
0.5 to +7.0 |
V |
VTERM(3) |
Terminal Voltage with Respect to GND |
0.5 to VCC +0.5 |
0.5 to VCC +0.5 |
V |
TA |
Operating Temperature |
0 to +70 |
55 to +125 |
°C |
TBIAS |
Temperature Under Bias |
55 to +125 |
65 to +135 |
°C |
TSTG |
Storage Temperature |
55 to +125 |
65 to +150 |
°C |
PT |
Power Dissipation |
0.5 |
0.5 |
W |
IOUT |
DC Output Current |
60 to +120 |
60 to +120 |
mA |
NOTES:
1. Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. No terminal voltage may exceed VCC by +0.5V unless otherwise noted.
2. Input and VCC terminals only.
3. Outputs and I/O terminals only.
The IDT54FCT373T are octal transparent latches built using an advanced dual metal CMOS technology. These octal latches have 3-state outputs and are intended for bus oriented applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the set-up time is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the bus output is in the high- impedance state.
The IDT54FCT373T have balanced drive outputs with current limiting resistors. This offers low ground bounce, minimal undershoot and controlled output fall timesreducing the need for external series terminating resistors. The FCT2xxxT parts are plug-in replacements for FCTxxxT parts.