Features: • CLKREQ# pin for outputs 1 and 4/output enable for Express Card applications• PLL or bypass mode/PLL can dejitter incoming clock• Selectable PLL bandwidth/minimizes jitter peaking in downstream PLL's• Spread Spectrum Compatible/tracks spreading input clock for lo...
ICS9DB106: Features: • CLKREQ# pin for outputs 1 and 4/output enable for Express Card applications• PLL or bypass mode/PLL can dejitter incoming clock• Selectable PLL bandwidth/minimizes jitt...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The ICS9DB106 zero-delay buffer supports PCI Express clocking requirements. The ICS9DB106 is driven by a differential SRC output pair from an ICS K409/CK410-compliant main clock generator such as the ICS952601 or ICS954101. It attenuates jitter on the input clock and has a selectable PLL bandwidth to maximize performance in systems with or without Spread-Spectrum clocking. An SMBus interface allows control of the PLL bandwidth and bypass options, while 2 clock request (OE#) pins make the ICS9DB106 suitable for Express Card applications.