Features: • Pixel Clock Frequencies up to 250MHz• Very Low Jitter• Digital Phase Adjustment (DPA) for Clock Outputs• Balanced PECL Differential Outputs• Single-Ended SSTL_3 Clock Outputs• Double-Buffered PLL/DPA Control Registers• Independent Software Rese...
HI5634CB: Features: • Pixel Clock Frequencies up to 250MHz• Very Low Jitter• Digital Phase Adjustment (DPA) for Clock Outputs• Balanced PECL Differential Outputs• Single-Ended SS...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The HI5634 is a low cost but very high-performance frequency generator for line-locked and genlocked high resolution video applications. Utilizing an advanced low voltage CMOS mixed signal technology, the HI5634 is an effective clock solution for video projectors and displays at resolutions from VGA to beyond UXGA The HI5634 offers pixel clock outputs in both differential (to 250MHz) and single-ended (to 150MHz) formats. Digital phase adjustment circuitry allows user control of the pixel clock phase relative to the recovered sync signal. A second differential output at half the pixel clock rate enables deMUXing of multiplexed A/D converters. The FUNC pin provides either the regenerated input from the phase-locked loop (PLL) divider chain output or a re-synchronized and sharpened input HSYNC.
The HI5634 advanced PLL utilizes either its internal programmable feedback divider or an external divider. The device is programmed by a standard I2C-bus¼® serial interface.