Features: High-performance 3.3-V EEPROM-based programmable logic devices (PLDs) built on second-generation Multiple Array MatriX (MAX® ) architecture (see Table 1)3.3-V in-system programmability (ISP) through the built-in IEEE Std. 1149.1 Joint Test Action Group (JTAG) interface with advanced ...
EPM7032AE: Features: High-performance 3.3-V EEPROM-based programmable logic devices (PLDs) built on second-generation Multiple Array MatriX (MAX® ) architecture (see Table 1)3.3-V in-system programmability...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Parameter |
Conditions |
Min |
Max |
Unit |
VCC |
Supply voltage |
With respect to ground (2) |
-0.5 |
4.6 |
V |
VI |
DC input voltage |
-2.0 |
5.75 |
V | |
IOUT |
DC output current, per pin |
-25 |
25 |
mA | |
TSTG |
Storage temperature |
No bias |
-65 |
150 |
° C |
TA |
Ambient temperature |
Under bias |
-65 |
135 |
° C |
TJ |
Junction temperature |
BGA, FineLine BGA, PQFP, and TQFP packages, under bias |
135 |
° C |
MAX 7000A (including MAX 7000AE) devices are high-density, highperformance devices based on Altera's second-generation MAX architecture. Fabricated with advanced CMOS technology, the EEPROMbased MAX 7000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 7000A devices in the -4, -5, -6, -7 and some -10 speed grades are compatible with the timing requirements for 33 MHz operation of the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 . See Table 2.