PinoutSpecificationsFunctionSerializerTotal Throughput1848 MbpsPayload/Channel462 MbpsClock Min20 MHzClock Max66 MHzInput CompatibilityLVTTLOutput CompatibilityLVDSPower Consumption_139 mWSupplyVoltage3.3 VoltESD7 kVTemperature Min-40 deg CTemperature Max85 deg CCompression Ratio28:4Number Transmi...
DS90CR285: PinoutSpecificationsFunctionSerializerTotal Throughput1848 MbpsPayload/Channel462 MbpsClock Min20 MHzClock Max66 MHzInput CompatibilityLVTTLOutput CompatibilityLVDSPower Consumption_139 mWSupplyVolt...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Function | Serializer |
Total Throughput | 1848 Mbps |
Payload/Channel | 462 Mbps |
Clock Min | 20 MHz |
Clock Max | 66 MHz |
Input Compatibility | LVTTL |
Output Compatibility | LVDS |
Power Consumption_ | 139 mW |
SupplyVoltage | 3.3 Volt |
ESD | 7 kV |
Temperature Min | -40 deg C |
Temperature Max | 85 deg C |
Compression Ratio | 28:4 |
Number Transmitters | 1 |
Sensing & Imaging | Yes |
Parallel Bus Width | 28 bits |
View Using Catalog |
The DS90CR285 transmitter converts 28 bits of LVCMOS/LVTTL data into four LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fifth LVDS link. Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. The DS90CR286 receiver converts the LVDS data streams back into 28 bits of LVCMOS/LVTTL data. At a transmit clock frequency of 66 MHz, 28 bits of TTL data are transmitted at a rate of 462 Mbps per LVDS data channel. Using a 66 MHz clock, the data throughput is 1.848 Gbit/s (231 Mbytes/s).
The DS90CR285 multiplexing of the data lines provides a substantial cable reduction. Long distance parallel single-ended buses typically require a ground wire per active signal (and have very limited noise rejection capability). Thus, for a 28-bit wide data and one clock, up to 58 conductors are required. With the Channel Link chipset as few as 11 conductors (4 data pairs, 1 clock pair and a minimum of one ground) are needed. This provides a 80% reduction in required cable width, which provides a system cost savings, reduces connector physical size and cost, and reduces shielding requirements due to the cables' smaller form factor.
The DS90CR285 28 LVCMOS/LVTTL inputs can support a variety of signal combinations. For example, seven 4-bit nibbles or three 9-bit (byte + parity) and 1 control.
Reliability Metrics
Part Number | Process | EFR Reject | EFR Sample Size | PPM | LTA Rejects | LTA Device Hours | FITS | MTTF (Hours) |
DS90CR285MTD | .35 | 0 | 18700 | 0 | 0 | 1290000 | 3 | 366041022 |
DS90CR285MTDX | .35 | 0 | 18700 | 0 | 0 | 1290000 | 3 | 366041022 |
Design Tools
Title | Size in Kbytes | Date | |||
Channel Link Design Guide | 3173 Kbytes | 29-Mar-2007 | View Online | Download | |
28-Bit Channel Link Serializer / Deserializer Evaluation Board 20-85MHz | View |
If you have trouble printing or viewing PDF file(s), see Printing Problems. |