DS90CF388VJD

LVDS Interface IC

product image

DS90CF388VJD Picture
SeekIC No. : 00390741 Detail

DS90CF388VJD: LVDS Interface IC

floor Price/Ceiling Price

US $ 4.35~5.75 / Piece | Get Latest Price
Part Number:
DS90CF388VJD
Mfg:
National Semiconductor (TI)
Supply Ability:
5000

Price Break

  • Qty
  • 0~90
  • 90~180
  • 180~270
  • 270~540
  • Unit Price
  • $5.75
  • $5.19
  • $4.77
  • $4.35
  • Processing time
  • 15 Days
  • 15 Days
  • 15 Days
  • 15 Days
View more price & deliveries
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/27

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Quick Details

Number of Drivers : 48 Number of Receivers : 8
Data Rate : 5380 Mbps Operating Supply Voltage : 3.3 V
Maximum Power Dissipation : 2800 mW Maximum Operating Temperature : + 70 C
Package / Case : TQFP-100 Packaging : Tray    

Description

Data Rate : 5380 Mbps
Operating Supply Voltage : 3.3 V
Maximum Power Dissipation : 2800 mW
Maximum Operating Temperature : + 70 C
Package / Case : TQFP-100
Packaging : Tray
Number of Drivers : 48
Number of Receivers : 8


Description

The DS90CF388VJD belongs to DS90C387/DS90CF388 transmitter/receiver pair which is designed to support dual pixel data transmission between Host and Flat Panel Display up to QXGA resolutions. This chipset DS90CF388VJD is an ideal means to solve EMI and cable size problems for high-resolution flat panel applications. It provides a reliable interface based on LVDS technology that delivers the bandwidth needed for high-resolution panels while maximizing bit times, and keeping clock rates low to reduce EMI and shielding requirements. The LDI chipset is improved over prior generations of FPD- Link devices and offers higher bandwidth support and longer cable drive with three areas of enhancement. To increase bandwidth, the maximum pixel clock rate is increased to 112 (170) MHz and 8 serialized LVDS outputs are provided. A cable deskew capability has been added to deskew long cables of pair-to-pair skew of up to +/-1 LVDS data bit time (up to 80 MHz Clock Rate). These three enhancements allow cables 5+ meters in length to be driven. For more details, please refer to the "Applications Information"section of this datasheet. The DS90CF388VJD transmitter converts 48 bits (Dual Pixel 24-bit color) of CMOS/TTL data into 8 LVDS (Low Voltage Differential Signalling) data streams. Cable drive is enhanced with a user selectable pre- emphasis feature that provides additional output current during transitions to counteract cable loading effects. DC balancing on a cycle-to-cycle basis, is also provided to reduce ISI (Inter-Symbol Interference). With pre-emphasis and DC balancing, a low distortion eye-pattern is provided at the receiver end of the cable. Two other modes are also supported. 24-bit color data (single pixel) can be clocked into the transmitter at a maximum rate of 170MHz. In this mode, the transmitter provides single-to-dual pixel conversion, and the output LVDS clock rate is 85MHz maximum. The third mode provides inter-operability with FPD-Link devices. Control signals (VSYNC, HSYNC, DE and two user-defined signals) are sent during blanking intervals. At a maximum dual pixel rate of 112MHz, LVDS data line speed is 672Mbps, providing a total throughput of 5.38Gbps (672 Megabytes per second).

The features of DS90CF388VJD can be summarized as (1)complies with OpenLDI specification for digital display interfaces; (2)32.5 to 112/170MHz clock support for DS90C387, 40 to 112MHz clock support for DS90CF388; (3)supports SVGA through QXGA panel resolutions; (4)drives long, low cost cables; (5)up to 5.38Gbps bandwidth; (6)pre-emphasis reduces cable loading effects; (7)DC balance data transmission provided by transmitter reduces ISI distortion; (8)Cable Deskew of +/-1 LVDS data bit time (up to 80 MHz Clock Rate) of pair-to-pair skew at receiver inputs; intrapair skew tolerance of 300ps; (9)dual pixel architecture supports interface to GUI and timing controller; optional single pixel transmitter inputs support single pixel GUI interface; (10)transmitter rejects cycle-to-cycle jitter; (11)5V tolerant on data and control input pins; (12)programmable transmitter data and control strobe select (rising or falling edge strobe); (13)backward compatible configuration select with FPD-link; (14)optional second LVDS clock for backward compatibility w/ FPD-link; (15)support for two additional user-defined control signals in DC balanced mode; (16)compatible with ANSI/TIA/EIA-644-1995 LVDS standard.

The absolute maximum ratings of DS90CF388VJD are (1)supply voltage (VCC ): -0.3V to +4V; (2)CMOS/TTL input voltage: -0.3V to +5.5V; (3)CMOS/TTL output voltage: -0.3V to (VCC + 0.3V); (4)LVDS receiver input voltage: -0.3V to +3.6V; (5)LVDS driver output voltage: -0.3V to +3.6V; (6)LVDS output short circuit duration: continuous; (7)junction temperature: +150°C; (8)storage temperature: -65°C to +150°C; (9)lead temperature (soldering, 4 sec.): +260°C; (10)maximum package power dissipation capacity @ 25°C; (11)100 TQFP Package: DS90C387: 2.8W, DS90CF388: 2.8W; (12)package derating: DS90C387 18.2mW/°C above +25°C, DS90CF388 18.2mW/°C above +25°C; (13)ESD rating: DS90C387 (HBM, 1.5k, 100pF) > 6kV, (EIAJ, 0, 200pF) > 300V; (14)DS90CF388, (HBM, 1.5k, 100pF) > 2kV, (EIAJ, 0, 200pF) > 200V.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Connectors, Interconnects
Prototyping Products
DE1
Inductors, Coils, Chokes
Hardware, Fasteners, Accessories
Resistors
Discrete Semiconductor Products
View more