DS90CF363B

PinoutSpecificationsFunctionTransmitterColor Depth18 bppPixel Clock Max65 MHzPixel Clock Min20 MHzCompression Ratio21:3Input CompatibilityLVCMOSOutput CompatibilityLVDSTotal Throughput1365 MbpsPayload/Channel455 MbpsSupply Voltage3.3 VoltTemperature Min-10 deg CTemperature Max70 deg CDisplayTypeFP...

product image

DS90CF363B Picture
SeekIC No. : 004329333 Detail

DS90CF363B: PinoutSpecificationsFunctionTransmitterColor Depth18 bppPixel Clock Max65 MHzPixel Clock Min20 MHzCompression Ratio21:3Input CompatibilityLVCMOSOutput CompatibilityLVDSTotal Throughput1365 MbpsPaylo...

floor Price/Ceiling Price

Part Number:
DS90CF363B
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/23

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Pinout




Specifications

FunctionTransmitter
Color Depth18 bpp
Pixel Clock Max65 MHz
Pixel Clock Min20 MHz
Compression Ratio21:3
Input CompatibilityLVCMOS
Output CompatibilityLVDS
Total Throughput1365 Mbps
Payload/Channel455 Mbps
Supply Voltage3.3 Volt
Temperature Min-10 deg C
Temperature Max70 deg C
DisplayTypeFPD
Sensing & ImagingYes
View Using Catalog



Description

The DS90CF363B transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. At a transmit clock frequency of 65 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughput is 170 Mbytes/sec. The DS90CF363B is fixed as a Falling edge strobe transmitter and will interoperate with a Falling edge strobe Receiver (DS90CF366) without any translation logic.

This chipset DS90CF363B is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

Reliability Metrics


Part Number Process EFR Reject EFR Sample Size PPM LTA Rejects LTA Device Hours FITS MTTF (Hours)
DS90CF363BMT CMOS7 0 16561 0 0 954000 4 270700104
DS90CF363BMTX CMOS7 0 16561 0 0 954000 4 270700104

Note: The Early Failure Rates (EFR) were calculated as point estimate PPM based on rejects and sample size for EFR. The Long Term Failure Rates were calculated at 60% confidence using the Arrhenius equation at 0.7eV activation energy and derating the assumed stress temperature of 150°C to an application temperature of 55°C.

For more information on Reliability Metrics, please click here.


Design Tools


Title Size in Kbytes Date    
Evaluation Kit for FPD-Link Family of Serializer and Deserializer LVDS Devices     View    

If you have trouble printing or viewing PDF file(s), see Printing Problems.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Connectors, Interconnects
Cable Assemblies
Memory Cards, Modules
Test Equipment
View more