DM74AS874WM

Flip Flops Dl 4-Bit D Tran Lat

product image

DM74AS874WM Picture
SeekIC No. : 00432691 Detail

DM74AS874WM: Flip Flops Dl 4-Bit D Tran Lat

floor Price/Ceiling Price

Part Number:
DM74AS874WM
Mfg:
Fairchild Semiconductor
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/25

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Quick Details

Number of Circuits : 2 Logic Family : 74AS
Logic Type : D-Type Edge Triggered Flip-Flop Polarity : Non-Inverting
Input Type : Single-Ended Output Type : Single-Ended
Propagation Delay Time : 10.5 ns High Level Output Current : - 15 mA
Low Level Output Current : 48 mA Supply Voltage - Max : 5.5 V
Maximum Operating Temperature : + 70 C Mounting Style : SMD/SMT
Package / Case : SOIC-24 Packaging : Tube    

Description

Mounting Style : SMD/SMT
Supply Voltage - Max : 5.5 V
Number of Circuits : 2
Polarity : Non-Inverting
Input Type : Single-Ended
Output Type : Single-Ended
Packaging : Tube
Maximum Operating Temperature : + 70 C
Propagation Delay Time : 10.5 ns
High Level Output Current : - 15 mA
Logic Type : D-Type Edge Triggered Flip-Flop
Package / Case : SOIC-24
Logic Family : 74AS
Low Level Output Current : 48 mA


Features:

·  Switching specifications at 50 pF
·  Switching specifications guaranteed over full temperature
   and VCC range
·  Advanced oxide-isolated, ion-implanted Schottky TTL process
·  3-STATE buffer-type outputs drive bus lines directly
·  Space saving 300 mil wide package
·  Bus structured pino



Pinout

  Connection Diagram


Specifications

Supply Voltage ..........................................................7V
Input Voltage............................................................ 7V
Voltage Applied to Disabled Output .......................5.5V
Operating Free Air Temperature Range... 0°C to +70°C
Storage Temperature Range ..............-65°C to +150°C
Typical qJA
N Package .....................................................47.0°C/W
Note 1: The "Absolute Maximum Ratings" are those values beyond which
the safety of the device cannot be guaranteed. The device should not be
operated at these limits. The parametric values defined in the Electrical
Characteristics tables are not guaranteed at the absolute maximum ratings.
The "Recommended Operating Conditions" table will define the conditions
for actual device operation
 


Description

These dual 4-bit registers of DM74AS874WM feature totem-pole 3-STATE outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.

The eight latches of the DM74AS873 are transparent Dtype latches meaning that while the enable (G) is HIGH the Q outputs will follow the data (D) inputs. When the enable is taken LOW the output will be latched at the level of the data that was set up.

A buffered output control input of DM74AS874WM can be used to place the eight outputs in either a normal logic state (HIGH or LOW logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly.

The output control does not affect the internal operation of the latches. That is, the old data can be retained or new data can be entered even while the outputs are OFF.

The pinout is arranged to ease printed circuit board layout. All data inputs are on one side of the package while all outputs are on the other side.

 


Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Semiconductor Modules
Test Equipment
Computers, Office - Components, Accessories
Programmers, Development Systems
Transformers
View more