DAC5674

Features: *200-MSPS Maximum Input Data Rate*400-MSPS Maximum Update Rate DAC*76-dBc SFDR Over Full First Nyquist Zone*With Single Tone Input Signal (Fout = 21 MHz)*74-dBc ACPR W-CDMA at 15.36 MHz IF*69-dBc ACPR W-CDMA at 30.72 MHz IF*Selectable 2x or 4x Interpolation Filter ---Linear Phase ---0.05...

product image

DAC5674 Picture
SeekIC No. : 004323688 Detail

DAC5674: Features: *200-MSPS Maximum Input Data Rate*400-MSPS Maximum Update Rate DAC*76-dBc SFDR Over Full First Nyquist Zone*With Single Tone Input Signal (Fout = 21 MHz)*74-dBc ACPR W-CDMA at 15.36 MHz IF...

floor Price/Ceiling Price

Part Number:
DAC5674
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/25

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

*200-MSPS Maximum Input Data Rate
*400-MSPS Maximum Update Rate DAC
*76-dBc SFDR Over Full First Nyquist Zone
*With Single Tone Input Signal (Fout  = 21 MHz)
*74-dBc ACPR W-CDMA at 15.36 MHz IF
*69-dBc ACPR W-CDMA at 30.72 MHz IF
*Selectable 2x or 4x Interpolation Filter
   ---Linear Phase
   ---0.05-dB Passband Ripple
   ---80-dB Stopband Attenuation
   ---Stopband Transition 0.4-0.6 F data
   ---nterpolation Filters Configurable in Either
*Low-Pass or High-Pass Mode, Allows For
*Selection Higher Order Image
*On-chip 2x/4x PLL Clock Multiplier, PLL
  Bypass Mode
 
*Differential Scalable Current Outputs: 2 mA to
20 mA
*On-Chip 1.2-V Reference
*1.8-V Digital and 3.3-V Analog Supply Operation
*1.8/3.3-V CMOS Compatible Interface
*Power Dissipation: 435 mW at 400 MSPS
*Package: 48-Pin TQFP



Application

*Cellular Base Transceiver Station Transmit Channel
   ---CDMA: W-CDMA, CDMA2000, IS-95
   ---TDMA: GSM, IS-136, EDGE/UWC-136
*Test and Measurement: Arbitrary Waveform Generation
*Direct Digital Synthesis (DDS)
*Cable Modem Termination System
 


Pinout

  Connection Diagram


Specifications

 
UNIT
Supply voltage range
AVDD(2) , CLKVDD(2) , IOVDD(2) , PLLVDD(2)
-0.5 V to 4 V
DVDD(3)
-0.5 V to 2.3 V
Voltage between AGND, DGND, CLKGND, PLLGND, and IOGND
-0.5 V to 0.5 V
Supply voltage range
D[13..0](3) , HP1, HP2, DIV0(3) , DIV1(3) , PLLLOCK(3) , RESET(3) , X4(3)
-0.5 V to IOVDD + 0.5 V
IOUT1, IOUT2(2)
-1 V to AVDD + 0.5 V
EXTIO(2), EXTLO(2), BIASJ(2), SLEEP(2), CLK(2) , CLKC(2) , LPF(2)
-0.5 V to AVDD + 0.5 V
Peak input current (any input)
20 mA
Peak total input current (all inputs)
-30 mA
Operating free-air temperature range, TA : DAC5674I
-40 to 85
Storage temperature range
-65 to 150
Lead temperature 1,6 mm (1/16 inch) from the case for 10 seconds
260



Description

    The DAC5674 is a 14-bit resolution high-speed digital-to-analog converter (DAC) with integrated 4x-interpolation filter, on-board clock multiplier, and on-chip voltage reference. The device has been designed for high-speed digital data transmission in wired and wireless communication systems, high-frequency direct-digital synthesis (DDS) and waveform reconstruction in test and measurement applications.

    DAC5674, the 4x-interpolation filter is implemented as a cascade of two 2x-interpolation filters, each of which can be configured for either low-pass or high-pass response. This enables the user to select one of the higher order images present at multiples of the input data rate clock while maintaining a low date input rate. The resulting high IF output frequency allows the user to omit the conventional first mixer in heterodyne transmitter architectures and directly up convert to RF using only one mixer, thereby reducing system complexity and costs.

    In 4x-interpolation low-pass response mode, the DACs excellent spurious free dynamic range (SFDR) at intermediate frequencies located in the first Nyquist zone (up to 40 MHz) allows for multicarrier transmission in cellular base transceiver stations (BTS). The low-pass interpolation mode thereby relaxes image filter requirements by filtering out the images in the adjacent Nyquist zones.

    The DAC5674 PLL clock multiplier controls all internal clocks for the digital filters and DAC core. The differential clock input and internal clock circuitry provides for optimum jitter performance. Sine wave clock input signal is supported. The PLL can be bypassed by an external clock running at the DAC core update rate. The clock divider of the PLL ensures that the digital filters operate at the correct clock frequencies.

    The DAC5674 operates from an analog supply voltage of 3.3 V and a digital supply voltage of 1.8 V. The digital I/O's are 1.8-V and 3.3-V CMOS compatible. Power dissipation is 500 mW at maximum operating conditions The DAC5674 provides a nominal full-scale differential current-output of 20 mA, supporting both single-ended and differential applications. The output current can be directly fed to the load with no additional external output buffer required. The DAC5674 has been specifically designed for a differential transformer coupled output with a 50- doubly terminated load. For a 20-mA full-scale output current both a 4:1 impedance ratio (resulting in an output power of 4 dBm) and 1:1 impedance ratio transformer (?2-dBm output power) are supported. The latter configuration is preferred for optimum performance at high output frequencies and update rates.

    An accurate on-chip 1.2-V temperature compensated bandgap reference and control amplifier allows the user to adjust the full-scale output current from 20 mA down to 2 mA. This provides 20-dB gain range control capabilities. Alternatively, an external reference voltage may be applied for maximum flexibility. The DAC5674 features a SLEEP mode, which reduces the standby power to approximately 10 mW, thereby optimizing the power consumption for the system's need.

    The DAC5674 is available in a 48-pin HTQFP Powerpad plastic quad flatpack package. The device is characterized for operation over the industrial temperature range of -40 to 85.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Semiconductor Modules
Transformers
Integrated Circuits (ICs)
Boxes, Enclosures, Racks
LED Products
View more