CY7C1387CV25

Features: • Supports bus operation up to 250 MHz• Available speed grades are 250, 225, 200 and 167 MHz• Registered inputs and outputs for pipelined operation• Optimal for performance (Double-Cycle deselect)• Depth expansion without wait state• 2.5V + 5% power su...

product image

CY7C1387CV25 Picture
SeekIC No. : 004320083 Detail

CY7C1387CV25: Features: • Supports bus operation up to 250 MHz• Available speed grades are 250, 225, 200 and 167 MHz• Registered inputs and outputs for pipelined operation• Optimal for per...

floor Price/Ceiling Price

Part Number:
CY7C1387CV25
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/5/22

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Supports bus operation up to 250 MHz
• Available speed grades are 250, 225, 200 and 167 MHz
• Registered inputs and outputs for pipelined operation
• Optimal for performance (Double-Cycle deselect)
• Depth expansion without wait state
• 2.5V + 5% power supply (VDD)
• Fast clock-to-output times
- 2.6 ns (for 250-MHz device)
- 2.8 ns (for 225-MHz device)
- 3.0 ns (for 200-MHz device)
- 3.4 ns (for 167-MHz device)
• Provide high-performance 3-1-1-1 access rate
• User-selectable burst counter supporting Intel Pentium interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed writes
• Asynchronous output enable
• Offered in JEDEC-standard 100-pin TQFP, 119-ball BGA and 165-Ball fBGA packages
• IEEE 1149.1 JTAG-Compatible Boundary Scan
• "ZZ" Sleep Mode Option



Pinout

  Connection Diagram




Specifications

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature .................................65°C to +150°C
Ambient Temperature with
Power Applied.............................................55°C to +125°C
Supply Voltage on VDD Relative to GND............ 0.5V to +3.6V
DC Voltage Applied to Outputs
in Tri-State............................................. 0.5V to VDDQ + 0.5V
DC Input Voltage.......................................0.5V to VDD + 0.5V
Current into Outputs (LOW)............................................ 20 mA
Static Discharge Voltage............................................... >2001V
(per MIL-STD-883, Method 3015)
Latch-up Current........................................................ >200 mA



Description

The CY7C1386CV25/CY7C1387CV25 SRAM integrates 524,288 x 36 and 1048,576 x 18 SRAM cells with advanced synchronous peripheral circuitry and a two-bit counter for internal burst operation. All synchronous inputs are gated by registers controlled by a positive-edge-triggered Clock Input (CLK). The synchronous inputs include all addresses, all data inputs, address-pipelining Chip Enable (CE1), depth-expansion Chip Enables (CE2 and CE3 [2]), Burst Control inputs (ADSC, ADSP, and ADV), Write Enables (BWX, and BWE), and Global Write (GW). Asynchronous inputs include the Output Enable (OE) and the ZZ pin.

Addresses and chip enables of CY7C1387CV25 are registered at rising edge of clock when either Address Strobe Processor (ADSP) or Address Strobe Controller (ADSC) are active. Subsequent burst addresses can be internally generated as controlled by the Advance pin (ADV).

Address, data inputs, and write controls of CY7C1387CV25 are registered on-chip to initiate a self-timed Write cycle.CY7C1387CV25 supports Byte Write operations (see Pin Descriptions and Truth Table for further details). Write cycles can be one to four bytes wide as controlled by the byte write control inputs. GW active LOW causes all bytes to be written. This device incorporates an additional pipelined enable register which delays turning off the output buffers an additional cycle when a deselect is executed.This feature allows depth expansion without penalizing system performance.

The CY7C1386CV25/CY7C1387CV25 operates from a +2.5V power supply. All inputs and outputs are JEDEC-standard JESD8-5-compatible.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Inductors, Coils, Chokes
Cables, Wires - Management
Fans, Thermal Management
Programmers, Development Systems
Test Equipment
Power Supplies - Board Mount
View more