CY7C1352

Features: • Pin compatible and functionally equivalent to ZBT™ devices MCM63Z818 and MT55L256L18P• Supports 143-MHz bus operations with zero wait states -Data is transferred on every clock• Internally self-timed output buffer control to eliminate the need to use OE• F...

product image

CY7C1352 Picture
SeekIC No. : 004319969 Detail

CY7C1352: Features: • Pin compatible and functionally equivalent to ZBT™ devices MCM63Z818 and MT55L256L18P• Supports 143-MHz bus operations with zero wait states -Data is transferred on eve...

floor Price/Ceiling Price

Part Number:
CY7C1352
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/11/21

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

• Pin compatible and functionally equivalent to ZBT™ devices MCM63Z818 and MT55L256L18P
• Supports 143-MHz bus operations with zero wait states
    -Data is transferred on every clock
• Internally self-timed output buffer control to eliminate the need to use OE
• Fully registered (inputs and outputs) for pipelined operation
• Byte Write Capability
• 256K x 18 common I/O architecture
• Single 3.3V power supply
• Fast clock-to-output times
   -4.0 ns (for 143-MHz device)
   -4.2 ns (for 133-MHz device)
  -5.0 ns (for 100-MHz device)
  -7.0 ns (for 80-MHz device)
• Clock Enable (CEN) pin to suspend operation
• Synchronous self-timed writes
• Asynchronous output enable
• JEDEC-standard 100-pin TQFP package
• Burst Capability-linear or interleaved burst order



Pinout

  Connection Diagram


Specifications

(Above which the useful life may be impaired. For user guidelines, not tested.)
Storage Temperature ..................................... −65°C to +150°C
Ambient Temperature with
Power Applied.................................................. −55°C to +125°C
Supply Voltage on VDD Relative to GND.........−0.5V to +4.6V
DC Voltage Applied to Outputs
in High Z State[7] .....................................−0.5V to VDDQ + 0.5V
DC Input Voltage[7]..................................−0.5V to VDDQ + 0.5V
Current into Outputs (LOW)......................................... 20 mA
Static Discharge Voltage .......................................... >2001V
(per MIL-STD-883, Method 3015)
Latch-Up Current.................................................... >200 mA



Description

The CY7C1352 is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352 is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Read/Write transitions.The CY7C1352 is pin/functionally compatible to ZBT™ SRAMs MCM63Z819 and MT55L256L18P.

All synchronous inputs of CY7C1352 pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input of CY7C1352 is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 4.0 ns (143-MHz device).

Write operations of CY7C1352 are controlled by the four Byte Write Select (BWS[1:0]) and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry.

Three synchronous Chip Enables (CE1, CE2, CE3) and an asynchronous Output Enable (OE)CY7C1352 provide for easy bank selection and output three-state control. In order to avoid bus contention, the output drivers are synchronously three-stated during the data portion of a write sequence.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Undefined Category
Cable Assemblies
Optoelectronics
Memory Cards, Modules
Prototyping Products
DE1
Test Equipment
View more