Features: • Pin compatible and functionally equivalent to ZBT™ devices MCM63Z818 and MT55L256L18P• Supports 143-MHz bus operations with zero wait states -Data is transferred on every clock• Internally self-timed output buffer control to eliminate the need to use OE• F...
CY7C1352: Features: • Pin compatible and functionally equivalent to ZBT™ devices MCM63Z818 and MT55L256L18P• Supports 143-MHz bus operations with zero wait states -Data is transferred on eve...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CY7C1352 is a 3.3V 256K by 18 synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1352 is equipped with the advanced No Bus Latency™ (NoBL™) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Read/Write transitions.The CY7C1352 is pin/functionally compatible to ZBT™ SRAMs MCM63Z819 and MT55L256L18P.
All synchronous inputs of CY7C1352 pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input of CY7C1352 is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 4.0 ns (143-MHz device).
Write operations of CY7C1352 are controlled by the four Byte Write Select (BWS[1:0]) and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE1, CE2, CE3) and an asynchronous Output Enable (OE)CY7C1352 provide for easy bank selection and output three-state control. In order to avoid bus contention, the output drivers are synchronously three-stated during the data portion of a write sequence.