Features: • Separate Independent Read and Write data ports - Supports concurrent transactions• 300-MHz clock for high bandwidth• 4-Word Burst for reducing address bus frequency• Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 600MHz) at 3...
CY7C1315BV18: Features: • Separate Independent Read and Write data ports - Supports concurrent transactions• 300-MHz clock for high bandwidth• 4-Word Burst for reducing address bus frequencyR...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR™-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to "turn-around" the data bus required with common I/O devices. Access to each port is accomplished through a common address bus. Addresses for Read and Write addresses are latched on alternate rising edges of the input (K) clock. Accesses to the QDR-II Read and Write ports of CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are completely independent of one another. In order to maximize data throughput, both Read and Write ports are equipped with Double Data Rate (DDR) interfaces. Each address location is associated with four 8-bit words (CY7C1311BV18) or 9-bit words (CY7C1911BV18) or 18-bit words (CY7C1313BV18) or 36-bit words (CY7C1315BV18) that burst sequentially into or out of the device. Since data of CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 can be transferred into and out of the CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 on every rising edge of both input clocks (K and K and C and C), memory bandwidth is maximized while simplifying system design by eliminating bus "turn-arounds".
Depth expansion of CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 is accomplished with Port Selects for each port. Port selects allow each port to operate independently.
All synchronous inputs of CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the C or C (or K or K in a single clock domain) input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.