Features: • 36-Mbit density (4M x 8, 4M x 9, 2M x 18, 1M x 36)• 300 MHz to 400 MHz clock for high bandwidth• 2-Word burst for reducing address bus frequency• Double Data Rate (DDR) interfaces (data transferred at 800 MHz) @ 400 MHz• Read latency of 2.5 clock cycles...
CY7C1268V18: Features: • 36-Mbit density (4M x 8, 4M x 9, 2M x 18, 1M x 36)• 300 MHz to 400 MHz clock for high bandwidth• 2-Word burst for reducing address bus frequency• Double Data Rate...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CY7C1266V18, CY7C1277V18, CY7C1268V18, and CY7C1270V18 are 1.8V Synchronous Pipelined SRAMs equipped with DDR-II+ architecture. The DDR-II+ consists of an SRAM core with advanced synchronous peripheral circuitry. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data of CY7C1268V18 is registered on the rising edges of both K and K. Read data is driven on the rising edges of both K and K. Each address location is associated with two 8-bit words (CY7C1266V18), 9-bit words (CY7C1277V18), 18-bit words (CY7C1268V18), or 36-bit words (CY7C1270V18), that burst sequentially into or out of the device.
Asynchronous inputs of CY7C1268V18 include output impedance matching input (ZQ). Synchronous data outputs (Q, sharing the same physical pins as the data inputs, D) are tightly matched to the two output echo clocks CQ/CQ, eliminating the need to capture data separately from each individual DDR SRAM in the system design.
All synchronous inputsof CY7C1268V18 pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the K or K input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.