Features: • Separate independent read and write data ports- Supports concurrent transactions• 300 MHz to 400 MHz clock for high bandwidth• 4-Word Burst for reducing address bus frequency• Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 80...
CY7C1265V18: Features: • Separate independent read and write data ports- Supports concurrent transactions• 300 MHz to 400 MHz clock for high bandwidth• 4-Word Burst for reducing address bus fre...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CY7C1261V18, CY7C1276V18, CY7C1263V18, and CY7C1265V18 are 1.8V Synchronous Pipelined SRAMs, equipped with Quad Data Rate-II+ (QDR-II+) architecture. QDR-II+ architecture consists of two separate ports to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II+ architecture has separate data inputs and data outputs to completely eliminate the need to "turn around" the data bus required with common IO devices. Each port is accessed through a common address bus. Addresses for read and write addresses are latched on alternate rising edges of the input (K) clock.
Accesses to the QDR-II+ read and write ports are completely independent of one another. To maximize data throughput, both read and write ports of CY7C1265V18 are equipped with Double Data Rate (DDR) interfaces. Each address location is associated with four 8-bit words (CY7C1261V18), 9-bit words (CY7C1276V18), 18-bit words (CY7C1263V18), or 36-bit words (CY7C1265V18) that burst sequentially into or out of the device. Because data can be transferred into and out of the device on every rising edge of both input clocks (K and K), memory bandwidth of CY7C1265V18 is maximized while simplifying system design by eliminating bus "turn-arounds".
Depth expansion of CY7C1265V18 is accomplished with Port Selects for each port. Port selects enable each port to operate independently. All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs pass through output registers controlled by the K or K input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.