CY7C1165V18

Features: · Separate independent read and write data ports ❐ Supports concurrent transactions· 300 MHz to 400 MHz clock for high bandwidth· 4-word burst to reduce address bus frequency· Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 800 MHz) at 400 MHz· ...

product image

CY7C1165V18 Picture
SeekIC No. : 004319831 Detail

CY7C1165V18: Features: · Separate independent read and write data ports ❐ Supports concurrent transactions· 300 MHz to 400 MHz clock for high bandwidth· 4-word burst to reduce address bus frequency· Doubl...

floor Price/Ceiling Price

Part Number:
CY7C1165V18
Supply Ability:
5000

Price Break

  • Qty
  • 1~5000
  • Unit Price
  • Negotiable
  • Processing time
  • 15 Days
Total Cost: $ 0.00

SeekIC Buyer Protection PLUS - newly updated for 2013!

  • Escrow Protection.
  • Guaranteed refunds.
  • Secure payments.
  • Learn more >>

Month Sales

268 Transactions

Rating

evaluate  (4.8 stars)

Upload time: 2024/12/25

Payment Methods

All payment methods are secure and covered by SeekIC Buyer Protection PLUS.

Notice: When you place an order, your payment is made to SeekIC and not to your seller. SeekIC only pays the seller after confirming you have received your order. We will also never share your payment details with your seller.
Product Details

Description



Features:

· Separate independent read and write data ports ❐ Supports concurrent transactions
· 300 MHz to 400 MHz clock for high bandwidth
· 4-word burst to reduce address bus frequency
· Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 800 MHz) at 400 MHz
· Read latency of 2.5 clock cycles
· Two input clocks (K and K) for precise DDR timing ❐ SRAM uses rising edges only
· Echo clocks (CQ and CQ) simplify data capture in high speed systems
· Single multiplexed address input bus latches address inputs for both read and write ports
· Separate port selects for depth expansion
· Data valid pin (QVLD) to indicate valid data on the output
· Synchronous internally self-timed writes
· Available in x8, x9, x18, and x36 configurations
· Full data coherency providing most current data
· Core VDD = 1.8V ± 0.1V; IO VDDQ = 1.4V to VDD [1]
· Available in 165-ball FBGA package (13 x 15 x 1.4 mm)
· Offered in both Pb-free and non Pb-free packages
· Variable drive HSTL output buffers
· JTAG 1149.1 compatible test access port
· Delay Lock Loop (DLL) for accurate data placement



Specifications

Storage Temperature ................................ 65°C to + 150°C
Ambient Temperature with Power Applied. 55°C to + 125°C
Supply Voltage on VDD Relative to GND.......   0.5V to + 2.9V
Supply Voltage on VDDQ Relative to GND.....   0.5V to + VDD
DC Applied to Outputs in High Z ........   0.5V to VDDQ + 0.3V
DC Input Voltage[14].............................  0.5V to VDD + 0.3V



Description

The CY7C1161V18, CY7C1176V18, CY7C1163V18, and CY7C1165V18 are 1.8V Synchronous Pipelined SRAMs equipped with QDR™-II+ architecture. QDR-II+ architecture consists of two separate ports to access the memory array. The read port of CY7C1165V18 has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II+ architecture has separate data inputs and data outputs to completely eliminate the need to turn around the data bus that is required with common IO devices. Each port of CY7C1165V18 can be accessed through a common address bus. Addresses for read and write addresses are latched onto alternate rising edges of the input (K) clock. Accesses to the QDR-II+ read and write ports are completely independent of one another. In order to maximize data throughput, both read and write ports are equipped with Double Data Rate (DDR) interfaces. Each address location is associated with four 8-bit words (CY7C1161V18), 9-bit words (CY7C1176V18), 18-bit words (CY7C1163V18), or 36-bit words (CY7C1165V18) that burst sequentially into or out of the device. Because data can be transferred into and out of the device on every rising edge of both input clocks K and K, memory bandwidth is maximized while simplifying system design by eliminating bus turnarounds.

Depth expansion of CY7C1165V18 is accomplished with port selects for each port. Port selects allow each port to operate independently. All synchronous inputs pass through input registers controlled by the K or K input clocks. All data outputs of CY7C1165V18 pass through output registers controlled by the or K or K input clocks. Writes are conducted with on-chip synchronous self-timed write circuitry.




Customers Who Bought This Item Also Bought

Margin,quality,low-cost products with low minimum orders. Secure your online payments with SeekIC Buyer Protection.
Optical Inspection Equipment
Connectors, Interconnects
Cables, Wires
RF and RFID
Sensors, Transducers
View more