Features: • Supports 66-MHz Pentium® microprocessor cache systems with zero wait states• 64K by 18 common I/O• Fast clock-to-output times-8.5 ns• Two-bit wraparound counter supporting Pentium microprocessor and 486 burst sequence (7C1031)• Two-bit wraparound count...
CY7C1031: Features: • Supports 66-MHz Pentium® microprocessor cache systems with zero wait states• 64K by 18 common I/O• Fast clock-to-output times-8.5 ns• Two-bit wraparound count...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CY7C1031 and CY7C1032 are 64K by 18 synchronous cache RAMs designed to interface with high-speed microprocessors with minimum glue logic. Maximum access delay from clock rise is 8.5 ns. A 2-bit on-chip counter captures the first address in a burst and increments of CY7C1031 the address automatically for the rest of the burst access.
The CY7C1031 is designed for Intel® Pentium and i486 CPUbased systems; CY7C1031 counter follows the burst sequence of the Pentium and the i486 processors. The CY7C1032 is architected for processors with linear burst sequences. Burst accesses can be initiated with the processor address strobe (ADSP) or the cache controller address strobe (ADSC) inputs. Address advancement is controlled by the address advancement (ADV) input.
A synchronous self-timed write mechanism is provided to simplify the write interface. A synchronous chip select input and an asynchronous output enable input ofCY7C1031 provide easy control for bank selection and output three-state control.