Features: • Pin- and function-compatible with CY7C1020B• High speed- tAA = 10 ns• CMOS for optimum speed/power• Low active power- ICC = 60 mA @ 10ns• Low CMOS Standby Power- ISB2 = 1.2 mA ( L Version only)• Automatic power-down when deselected• Data Reten...
CY7C1020D: Features: • Pin- and function-compatible with CY7C1020B• High speed- tAA = 10 ns• CMOS for optimum speed/power• Low active power- ICC = 60 mA @ 10ns• Low CMOS Standby P...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CY7C1020D is a high-performance CMOS static RAM organized as 32,768 words by 16 bits. This device has an automatic power-down feature that significantly reduces power consumption when deselected.
Writing to the device is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A14). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A14).
Reading from CY7C1020D is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins will appear on I/O0 to I/O7. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O8 to I/O15. See the truth table at the back of this data sheet for a complete description of read and write modes.
The input/output pins (I/O0 through I/O15) are placed in a high-impedance state when CY7C1020D is deselected (CE HIGH), the outputs are disabled (OE HIGH), the BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).
The CY7C1020D is available in standard 44-pin TSOP Type II and 400-mil-wide SOJ Pb-Free packages.