Features: • True dual-ported memory cells which allow simultaneous access of the same memory location• Two Flow-Through/Pipelined devices -4K x 18 organization (CY7C09349A) -8K x 18 organization (CY7C09359A)• Three Modes -Flow-Through -Pipelined -Burst• Pipelined output mod...
CY7C09359A: Features: • True dual-ported memory cells which allow simultaneous access of the same memory location• Two Flow-Through/Pipelined devices -4K x 18 organization (CY7C09349A) -8K x 18 orga...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CY7C09349A and CY7C09359A are high-speed synchronous CMOS 4K and 8K x 18 dual-port static RAMs. Two ports are provided, permitting independent, simultaneous access for reads and writes to any location in memory.[3] Registers on control, address, and data lines allow for minimal set-up and hold times. In pipelined output mode, data is registered for decreased cycle time. Clock to data valid tCD2 = 6.5 ns[1] (pipelined). Flow-through mode of CY7C09359A can also be used to bypass the pipelined output register to eliminate access latency. In flowthrough mode data will be available tCD1 = 15 ns after the address is clocked into CY7C09359A. Pipelined output or flowthrough mode is selected via the FT/Pipe pin.
Each port of CY7C09359A contains a burst counter on the input address register. The internal write pulse width is independent of the LOWto-HIGH transition of the clock signal. The internal write pulse is self-timed to allow the shortest possible cycle times.
A HIGH on CE0 or LOW on CE1 for one clock cycle will power down the internal circuitry to reduce the static power consumption. The use of multiple Chip Enables allows easier banking of multiple chips for depth expansion configurations. In the pipelined mode, one cycle is required with CE0 LOW and CE1 HIGH to reactivate the outputs.
Counter enable inputs are provided to stall the operation of the address input and utilize the internal address generated by the internal counter for fast interleaved memory applications. A port's burst counter is loaded with the port's Address Strobe (ADS). When the port's Count Enable (CNTEN) is asserted, the address counter will increment on each LOW-to-HIGH transition of that port's clock signal. This will read/write one word from/into each successive address location until CNTEN is deasserted. The counter can address the entire memory array and will loop back to the start. Counter Reset (CNTRST) is used to reset the burst counter.
All parts are available in 100-pin Thin Quad Plastic Flatpack (TQFP) packages.