Features: • Low voltage range:-CY62147V: 1.65V1.95V-CY62147V18: 2.7V3.6V• Ultra-low active, standby power• Easy memory expansion withCE andOE features• TTL-compatible inputs and outputs• Automatic power-down when deselected• CMOS for optimum speed/powerPinoutSpe...
CY62147V18 MoBL2: Features: • Low voltage range:-CY62147V: 1.65V1.95V-CY62147V18: 2.7V3.6V• Ultra-low active, standby power• Easy memory expansion withCE andOE features• TTL-compatible inputs ...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Features: • Very high speed: 45 ns• Wide voltage range: 2.2V to 3.6V• Pin compat...
The CY62147V and CY62147V18 are high-performance CMOS static RAMs organized as 262,144 words by 16 bits.
CY62147V and CY62147V18 feature advanced circuit design to provide ultra- low active current. This is ideal for providing More Battery Life™ (MoBL™) in portable applications such as cellular telephones.
The CY62147V and CY62147V18 also have an automatic power-down feature that significantly reduces power consumption by 99% when addresses are not toggling. The CY62147V and CY62147V18 can also be put into standby mode when deselected (CE HIGH) or when CEis LOW and both BLE and BHE are HIGH. The input/output pins of CY62147V and CY62147V18 (I/O0 through I/O15) are placed in a high-impedance state when: deselected (CE HIGH), outputs are disabled (OE HIGH), BHE and BLE are disabled (BHE, BLE HIGH), or during a write operation (CE LOW, and WE LOW).
Writing to the CY62147V and CY62147V18 is accomplished by taking Chip Enable (CE) and Write Enable (WE) inputs LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O0 through I/O7), is written into the location specified on the address pins (A0 through A17). If Byte High Enable (BHE) is LOW, then data of CY62147V and CY62147V18 from I/O pins (I/O8 through I/O15) is written into the location specified on the address pins (A0 through A17).
Reading from the CY62147V and CY62147V18 is accomplished by taking Chip Enable (CE) and Output Enable (OE) LOW while forcing the Write Enable (WE) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins of CY62147V and CY62147V18 will appear on I/O0 to I/O7. If Byte High Enable (BHE) is LOW, then data from memory will appear on I/O8 to I/O15. See the truth table at the back of this data sheet for a complete description of read and write modes.
The CY62147V and CY62147V18 are available in 48-ball FBGA and standard 44-pin TSOP Type II (forward pinout) packaging.