Features: • Verilog (IEEE 1364) high-level language compiler with the following features:-Facilitates device independent design-Designs are portable across multiple devices and/or EDA environments-Facilitates the use of industry-standard simulation and synthesis tools for board and system-le...
CY3110J: Features: • Verilog (IEEE 1364) high-level language compiler with the following features:-Facilitates device independent design-Designs are portable across multiple devices and/or EDA environm...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
CY3110J Warp2 is a state-of-the-art HDL compiler for designing with Cypress's Complex Programmable Logic Devices (CPLDs). Warp2 utilizes a subset of IEEE 1364 Verilog as its Hardware Description Language (HDL) for design entry. Another design entry method supported by Warp2 is through Aldec's Active-HDL™FSM graphical Finite State Machine Editor (PC only). Warp2 accepts Verilog, synthesizes and optimizes the entered design, and outputs a JEDEC map for the desired PLD or CPLD (see Figure 1). For simulation, Warp2 provides a timing simulator (PC only), as well as VHDL and Verilog models for use with third-party simulators.