Features: •Hysteresis on Clock Inputs for Improved Noise Immunity and Increased Input Rise and Fall Times•Asynchronous Reset•Complementary Outputs•Buffered Inputs•Typical fMAX= 60MHz at VCC= 5V, CL= 15pF,TA= 25•Fanout (Over Temperature Range) - Standard Outputs....
CD74HCT73: Features: •Hysteresis on Clock Inputs for Improved Noise Immunity and Increased Input Rise and Fall Times•Asynchronous Reset•Complementary Outputs•Buffered Inputs•Typic...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
•Hysteresis on Clock Inputs for Improved Noise
Immunity and Increased Input Rise and Fall Times
•Asynchronous Reset
•Complementary Outputs
•Buffered Inputs
•Typical fMAX= 60MHz at VCC= 5V, CL= 15pF,TA= 25
•Fanout (Over Temperature Range)
- Standard Outputs. . . . . . . . . . . . . . .10 LSTTL Loads
- Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads
•Wide Operating Temperature Range . . .-55 to 125
•Balanced Propagation Delay and Transition Times
•Significant Power Reduction Compared to LSTTL Logic ICs
•HC Types
- 2V to 6V Operation
- High Noise Immunity: NIL= 30%, NIH= 30% of VCCat VCC= 5V
•HCT Types
- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,VIL= 0.8V (Max), VIH= 2V (Min)
- CMOS Input Compatibility, Il1µA at VOL, VOH
The'HC73 and CD74HCT73 utilize silicon gate CMOS technology to achieve operating speeds equivalent to LSTTL parts. They exhibit the lowpower consumption of standard CMOS integrated circuits,together with the ability to drive 10 LSTTL loads.
CD74HCT73 flip-flops have independent J,K,Reset and Clock inputsand Q and Qoutputs.They changes tate on the negative-going transition of the clock pulse.Reset is accomplished asynchronously by a low level input.This device is functionally identical to the HC/HCT107 but differs in terminal assignment and in some parametric limits.
The CD74HCT73 logic family is functionally as well as pin compatible with the standard LS logic family.