Features: • Buffered Inputs• Separate Serial Outputs Synchronous to Both Positive and Negative Clock Edges For Cascading• Fanout (Over Temperature Range) - Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads - Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads&...
CD74HCT4094: Features: • Buffered Inputs• Separate Serial Outputs Synchronous to Both Positive and Negative Clock Edges For Cascading• Fanout (Over Temperature Range) - Standard Outputs . . . ....
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The 'HC4094 and CD74HCT4094 are 8-stage serial shift registers having a storage latch associated with each stage for strobing data from the serial input to parallel buffered three-state outputs. The CD74HCT4094 parallel outputs may be connected directly to common bus lines. Data is shifted on positive clock transitions. The data in each shift register stage is transferred to the storage register when the Strobe input is high. Data in the storage register appears at the outputs whenever the Output-Enable signal is high.
Two serial outputs are available for cascading a number of CD74HCT4094 . Data is available at the QS1 serial output terminal on positive clock edges to allow for high-speed operation in cascaded system in which the clock rise time is fast. The same serial information of CD74HCT4094, available at the QS2 terminal on the next negative clock edge, provides a means for cascading these devices when the clock rise time is slow.