Features: • Buffered Inputs• Four Operating Modes: Shift Left, Shift Right, Load and Store• Can be Cascaded for N-Bit Word Lengths• I/O0 - I/O7 Bus Drive Capability and Three-State for Bus Oriented Applications• Typical fMAX = 50MHz at VCC = 5V, CL = 15pF, TA = 25R...
CD74HC299: Features: • Buffered Inputs• Four Operating Modes: Shift Left, Shift Right, Load and Store• Can be Cascaded for N-Bit Word Lengths• I/O0 - I/O7 Bus Drive Capability and Three...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The 'HC259 and 'HCT299 are 8-bit shift/storage registers with three-state bus interface capability. The register has four synchronous-operating modes controlled by the two select inputs as shown in the mode select (S0, S1) table. The mode select, the serial data (DS0, DS7) and the parallel data (I/O0 - I/O7) respond only to the low-to-high transition of the clock (CP) pulse. S0, S1 and data inputs must be one set-up time prior to the clock positive transition.
The Master Reset (MR) is an asynchronous active low input. When MR output is low, the CD74HC299 register is cleared regardless of the status of all other inputs. The register can be expanded by cascading same units by tying the serial output (Q0) to the serial data (DS7) input of the preceding register, and tying the serial output (Q7) to the serial data (DS0) input of the following register. Recirculating the (n x 8) bits is accomplished by tying the Q7 of the last stage to the DS0 of the first stage