Features: • Buffered Inputs• Typical Propagation Delay: 6.8ns at VCC = 5V, TA = 25oC, CL = 50pF• CD74FCT653 - Inverting• CD74FCT654 - Non-Inverting• SCR Latchup Resistant BiCMOS Process and Circuit Design• Speed of Bipolar FAST™/AS/S• 64mA Output Sin...
CD74FCT653: Features: • Buffered Inputs• Typical Propagation Delay: 6.8ns at VCC = 5V, TA = 25oC, CL = 50pF• CD74FCT653 - Inverting• CD74FCT654 - Non-Inverting• SCR Latchup Resista...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
The CD74FCT653 and CD74FCT654 octal bus transceiv- ers/registers use a small geometry BiCMOS technology. The output stage is a combination of bipolar and CMOS transistors that limits the output HIGH level to two diode drops below VCC.This resultant lowering of output swing (0V to 3.7V) reduces power bus ringing (a source of EMI) and minimizes VCC bounce and ground bounce and their effects during simulta- neous output switching. The output onfiguration also enhances switching speed and is capable of sinking 64mA.
The CD74FCT653 is an inverting type having open drains on the A output and three state outputs on the B side. The CD74FCT654 differs only in that it is a noninverting type. CD74FCT653 consist of bus transceiver circuits, D-Type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the data bus or from the internal storage registers. Output Enables OEAB and OEBA are provided to control the transceiver functions. SAB and SBA control pins are provided to select whether real-time or stored data is transferred. The cir-cuitry used for select control will eliminate the typical decoding glitch that occurs in a multiplexer during the transition between stored and real-time data. A LOW input level selects real-time data and a HIGH selects stored data. The following examples demonstrate the four fundamental bus management functions that can be performed with the octal bus transceivers and regis-ters.