Features: • Green and RoHS Compliant / Lead (Pb) Free Package Available• 3.0V to 5.5V Operation• Selectable Divide Ratio• Selectable Enable Polarity and Threshold (CMOS/TTL or PECL)• Selectable Input Biasing• High Bandwidth for 1GHz• Available in a MLP 8 (...
AZP92: Features: • Green and RoHS Compliant / Lead (Pb) Free Package Available• 3.0V to 5.5V Operation• Selectable Divide Ratio• Selectable Enable Polarity and Threshold (CMOS/TTL o...
SeekIC Buyer Protection PLUS - newly updated for 2013!
268 Transactions
All payment methods are secure and covered by SeekIC Buyer Protection PLUS.
Symbol |
Characteristic |
Rating |
Unit |
VCC |
PECL Power Supply (VEE = 0V) |
0 to +6.0 |
Vdc |
VI |
PECL Input Voltage (VEE = 0V) |
0 to +6.0 |
Vdc |
VEE |
ECL Power Supply (VCC = 0V) |
-6.0 to 0 |
Vdc |
VI |
ECL Input Voltage (VCC = 0V) |
-6.0 to 0 |
Vdc |
IHGOUT |
Output Current - Continuous - Surge |
50 100 |
mA |
TA |
Operating Temperature Range |
-40 to +85 |
°C |
TSTG |
Storage Temperature Range |
-65 to +150 |
°C |
The AZP92 is a specialized ÷1 or ÷2 clock generation part including an enable/reset function. The divide ratio is lected with the DIV-SEL pin/pad. When DIV-SEL is open (NC), the AZP92 functions as a standard receiver. If DIV-SEL is connected to VEE, it functions as a ÷2 divider.
A selectable enable is provided which also functions as a reset when the AZP92 ÷2 mode is selected. Enable (EN) unctionality is selected with the EN-SEL pin/pad which has three valid states: open (NC), VEE, or connected to VEE via a 20k resistor. Leaving EN-SEL open or connecting it to VEE will select the EN pin/pad to function as an active high CMOS/TTL enable. When EN-SEL is open, an internal 75k pull-up resistor is selected which enables the outputs whenever EN is left open. When AZP92 EN-SEL is connected to VEE, an internal 75k pull-down resistor is selected which disables the outputs whenever EN is left open.
Connecting the AZP92 EN-SEL to VEE with a 20k resistor will select the EN pin/pad to function as an active low PECL/ECL enable with an internal 75k pull-down resistor. In this mode, outputs are enabled when EN is left open (NC). This default logic condition can be overridden by connecting the EN to VCC with an external resistor of 20k. Refer to the enable truth table on the next page for detailed operation.