Features: • High-density, High-performance, Electrically-erasable Complex Programmable Logic Device
64 Macrocells
5 Product Terms per Macrocell, Expandable up to 40 per Macrocell
44, 68, 84, 100 Pins
7.5 ns Maximum Pin-to-pin Delay
Registered Operation up to 125 MHz
Enhanced Routing Resources
• In-System Programmability (ISP) via JTAG
• Flexible Logic Macrocell
D/T/Latch Configurable Flip-flops
Global and Individual Register Control Signals
Global and Individual Output Enable
Programmable Output Slew Rate
Programmable Output Open Collector Option
Maximum Logic Utilization by Burying a Register with a COM Output
• Advanced Power Management Features
Automatic µA Standby for "L" Version
Pin-controlled 1 mA Standby Mode
Programmable Pin-keeper Circuits on Inputs and I/Os
Reduced-power Feature per Macrocell
• Available in Commercial and Industrial Temperature Ranges
• Available in 44-, 68-, and 84-lead PLCC; 44- and 100-lead TQFP; and 100-lead PQFP
• Advanced EE Technology
100% Tested
Completely Reprogrammable
10,000 Program/Erase Cycles
20-year Data Retention
2000V ESD Protection
200 mA Latch-up Immunity
• JTAG Boundary-scan Testing to IEEE Std. 1149.1-1990 and 1149.1a-1993 Supported
• PCI-compliant
• 3.3V or 5.0V I/O Pins
• Security Fuse FeaturePinoutSpecificationsTemperature Under Bias.................................................................................................. -40°Cto+85°C
Storage Temperature .....................................................................................................-65°Cto+150°C
Voltage on Any Pin withRespect to Ground .....................................................................-2.0V to +7.0V(1)
Voltage on Input Pins with Respect to Ground During Programming.............................-2.0V to +14.0V(1)
Programming Voltage with Respect to Ground ...............................................................2.0V to +14.0V(1)DescriptionThe ATF1504ASL is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable memory technology.With 64 logic macrocells and up to 68 inputs, it easily integrates logic from several TTL,SSI, MSI, LSI and classic PLDs. The ATF1504AS's enhanced routing switch matrices increase usable gate count and the odds of successful pin-locked design modifications.
The ATF1504ASL has up to 68 bi-directional I/O pins and four dedicated input pins,depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell.
Each of the 64ma-crocells generates a buried feedback that goes to the global bus.Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1504ASL allows fast, efficient generation of complex logic functions. The ATF1504ASL contains four such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms.
The ATF1504ASL macrocell, shown in Figure 1, is flexible enough to support highly-complex logic functions operating at high speed. The macrocell consists of five sections:product terms and product term select multiplexer, OR/XOR/CAS-CADE logic, a flip-flop,output select and enable, and logic array inputs.